MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 246

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
7 699
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
System Configuration and Protection
occupying the external bus. Internal bus arbitration is selected by clearing SIUMCR[EARB] (see
Section 6.2.2.1.1, “SIU Module Configuration Register
6.1.2.2
During an external master access, the USIU compares the external address with the internal address block
to determine if MPC561/MPC563 operation is required. Since only 24 of the 32 internal address bits are
available on the external bus, the USIU assigns zeros to the most significant address bits (ADDR[0:7]).
The address compare sequence can be summarized as follows:
When trying to fetch an MPC561/MPC563 special register from an external master, the address might be
aliased to one of the external devices on the external bus. If this device is selected by the
MPC561/MPC563 internal memory controller, this aliasing does not occur since the chip select is
disabled. If the device has its own address decoding or is being selected by external logic, this case is
resolved.
6.1.3
The USIU provides 64 general-purpose I/O (SGPIO) pins (See
multiplexed with the address and data pins. In single-chip mode, where communicating with external
devices is not required, all 64 SGPIO pins can be used. In multiple-chip mode, only eight SGPIO pins are
available. Another configuration allows the use of the address bus for instruction show cycles while the
data bus is dedicated to SGPIO functionality. The functionality of these pins is assigned by the single-chip
(SC) bit in the SIUMCR. (See
SGPIO pins are grouped as follows:
Table 6-2
described in
6-6
Normal external access. If EMCR[CONT] is cleared, the address is compared to the internal
address map. Refer to
— MPC561/MPC563 special register external access. If EMCR[CONT] is set by the previous
— Memory controller external access. If the first two comparisons do not match, the internal
Six groups of eight pins each, whose direction is set uniformly for the whole group
16 single pins whose direction is set separately for each pin
describes the SGPIO signals, and all available configurations. The SGPIO registers are
external master access, the address is compared to the MPC561/MPC563 special address
range. See
memory controller determines whether the address matches an address assigned to one of the
regions. If it finds a match, the memory controller generates the appropriate chip select and
attribute accordingly
USIU General-Purpose I/O
Section 6.2.2.5, “General-Purpose I/O
Address Decoding for External Accesses
This section does not address slave accesses to internal resources. For
internal resources, the accesses compare against ADDR[8:9] = ISB[1:2].
ISB0 must be cleared.
Section 5.1.1, “USIU Special-Purpose
Section 6.2.2.1.3, “External Master Control Register
Section 6.2.2.1.1, “SIU Module Configuration Register
MPC561/MPC563 Reference Manual, Rev. 1.2
NOTE
Registers.”
(SIUMCR)”).
Registers,” for a list of the SPRs in the USIU.
Table
6-2). The SGPIO pins are
(EMCR)”.
Freescale Semiconductor
(SIUMCR).”)

Related parts for MPC562MZP56