MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 841

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
19.4.1
Freescale Semiconductor
SRESET
Bits
1:2
3:4
0
5
6
7
8
Field STOP
Addr
TPU Module Configuration Register (TPUMCR)
MSB
TCR1P
TCR2P
0
0
Name
STOP
T2CG
SUPV
EMU
STF
1
TCR1P
Low-power stop mode enable. If the STOP bit in TPUMCR is set, the TPU3 shuts down its
internal clocks, shutting down the internal microengine. TCR1 and TCR2 cease to increment and
retain the last value before the stop condition was entered. The TPU3 asserts the stop flag (STF)
in TPUMCR to indicate that it has stopped.
0 Enable TPU3 clocks
1 Disable TPU3 clocks
Timer Count Register 1 prescaler control. TCR1 is clocked from the output of a prescaler. The
prescaler divides its input by 1, 2, 4, or 8. This is a write-once field unless the PWOD bit in
TPUMCR3 is set.
00 Divide by 1
01 Divide by 2
10 Divide by 4
11 Divide by 8
Refer to
Timer Count Register 2 prescaler control. TCR2 is clocked from the output of a prescaler. The
prescaler divides this input by 1, 2, 4, or 8. This is a write-once field unless the PWOD bit in
TPUMCR3 is set.
00 Divide by 1
01 Divide by 2
10 Divide by 4
11 Divide by 8
Refer to
Emulation control. In emulation mode, the TPU3 executes microinstructions from DPTRAM
exclusively. Access to the DPTRAM via the IMB3 is blocked, and the DPTRAM is dedicated for
use by the TPU3. After reset, this bit can be written only once.
0 TPU3 and DPTRAM operate normally
1 TPU3 and DPTRAM operate in emulation mode
TCR2 clock/gate control
0 TCR2 pin used as clock source for TCR2
1 TCR2 pin used as gate of DIV8 clock for TCR2
Refer to
Stop flag.
0 TPU3 is operating normally
1 TPU3 is stopped (STOP bit has been set)
Supervisor data space
0 Assignable registers are accessible from user or supervisor privilege level
1 Assignable registers are accessible from supervisor privilege level only
00
Figure 19-5. TPUMCR — TPU Module Configuration Register
2
Section 19.3.8, “Prescaler Control for
Section 19.3.9, “Prescaler Control for
Section 19.3.9, “Prescaler Control for
3
TCR2P
MPC561/MPC563 Reference Manual, Rev. 1.2
00
Table 19-7. TPUMCR Bit Description
4
0x30 4000(TPU_A), 0x30 4400 (TPU_B)
EMU T2CG STF SUPV PSCK TPU3 T2CSL
5
0
0
6
0
7
Description
8
1
TCR1” for more information.
TCR2” for more information.
TCR2” for more information.
1
0
9
10
1
11
0
12
Time Processor Unit 3
13
0000
14
LSB
15
19-11

Related parts for MPC562MZP56