MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 862

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Dual-Port TPU3 RAM (DPTRAM)
When the DPTRAM array is being used by one or two of the TPU3 units, all accesses via the IMB3 are
disabled. The control registers have no effect on the RAM array.
The contents of the RAM are validated using a multiple input signature calculator (MISC). MISC reads of
the RAM are performed only when the MPC561/MPC563 is in emulation mode and the MISC is enabled
(MISEN = 1 in the DPTMCR).
Refer to
Section 19.3.6, “Emulation
Support” for more information in TPU3 and DPTRAM operation in
emulation mode.
20.5
Multiple Input Signature Calculator (MISC)
The integrity of the DPTRAM data is ensured through the use of a MISC. The DPTRAM data is read in
reverse address order and a unique 32-bit signature is generated based on the output of these reads. MISC
reads are performed when one of the TPU3 modules does not request back-to-back accesses to the
DPTRAM provided that the MISEN bit in the DPTMCR is set.
The MISC generates the DPTRAM signature based on the following polynomial:
31
2
22
G x ( )
=
1
+ +
x
x
+
x
+
x
Eqn. 20-1
After the entire DPTRAM has been read and a signature has been calculated, the MISC sets the MISF bit
in the DPTMCR. The host should poll this bit and enter a handling routine when the bit is found to be set.
The signature should then be read from the MISRH and MISRL registers and the host determines if it
matches the predetermined signature.
The MISRH and MISRL registers are updated each time the MISC completes reading the entire DPTRAM
regardless of whether or not the previous signature has been read or not. This ensures that the host reads
the most recently generated signature.
The MISC can be disabled by clearing the MISEN bit in the DPTMCR.
NOTE
The reset state of the DPTMCR[MISEN] is disabled.
MPC561/MPC563 Reference Manual, Rev. 1.2
20-8
Freescale Semiconductor

Related parts for MPC562MZP56