MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 920

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
7 699
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Development Support
23.1.4.2
When using back trace, latching the value of the status pins (VF and VFLS), and the address of the cycles
marked as program trace cycle, should start immediately after the negation of reset. The start address is
the first address in the program trace cycle buffer.
When using window trace, latching the value of the status pins (VF and VFLS), and the address of the
cycles marked as program trace cycle, should start immediately after the first VSYNC is reported on the
VF pins. The start address of the trace window should be calculated according to first two VF pins reports.
Assuming that VF1 and VF2 are the two first VF pins reports and T1 and T2 are the two addresses of the
first two cycles marked with the program trace cycle attribute that were latched in the trace buffer, use the
following table to calculate the trace window start address.
23.1.4.3
Since the VF pins are used for reporting both instruction type information and queue flush information,
the external hardware must take special care when trying to detect the assertion/negation of VSYNC.
When VF = 011 it is a VSYNC assertion/negation report only if the previous VF pins value was one of the
following values: 000, 001, or 010.
23.1.4.4
The information on the status pins that describes the last fetched instruction and the last queue/history
buffer flushes, changes every clock. Cycles marked as program trace cycle are generated on the external
bus only when possible (when the SIU wins the arbitration over the external bus). Therefore, there is some
delay between the information reported on the status pins that a cycle marked as program trace cycle will
be performed on the external bus and the actual time that this cycle can be detected on the external bus.
When VSYNC is negated (through the serial interface of the development port), the CPU delays the report
of the of the assertion/negation of VSYNC on the VF pins (VF = 011) until all addresses marked with the
program trace cycle attribute were visible externally. Therefore, the external hardware should stop
23-6
11. Negate VSYNC
12. Return to the regular code run (issue an rfi). The first report on the VF pins is a VSYNC (VF = 011)
13. The external hardware stops sampling the program trace information upon the report on the VF
pins of VSYNC
VSYNC
VSYNC
VSYNC
VF1
011
011
011
Detecting the Trace Window Start Address
Detecting the Assertion/Negation of VSYNC
Detecting the Trace Window End Address
branch indirect taken
branch direct taken
sequential
VF2
001
110
101
Table 23-4. Detecting the Trace Buffer Start Point
MPC561/MPC563 Reference Manual, Rev. 1.2
Starting point
offset (T1 - 4)
T1 - 4 +
T1
T2
VSYNC asserted followed by a sequential instruction.
The start address is T1
VSYNC asserted followed by a taken direct branch.
The start address is the target of the direct branch
VSYNC asserted followed by a taken indirect branch.
The start address is the target of the indirect branch
Description
Freescale Semiconductor

Related parts for MPC562MZP56