MC908AZ60ACFU Freescale Semiconductor, MC908AZ60ACFU Datasheet - Page 339

no-image

MC908AZ60ACFU

Manufacturer Part Number
MC908AZ60ACFU
Description
IC MCU FLASH 8.4MHZ 60K 64QFP
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC908AZ60ACFU

Core Processor
HC08
Core Size
8-Bit
Speed
8.4MHz
Connectivity
CAN, SCI, SPI
Peripherals
LVD, POR, PWM
Number Of I /o
52
Program Memory Size
60KB (60K x 8)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 15x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC908AZ60ACFU
Manufacturer:
MOTOROLA
Quantity:
84
Part Number:
MC908AZ60ACFU
Manufacturer:
FREESCAL
Quantity:
2 309
Part Number:
MC908AZ60ACFU
Manufacturer:
FREESCALE
Quantity:
400
Part Number:
MC908AZ60ACFU
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC908AZ60ACFU
Manufacturer:
FREESCALE
Quantity:
400
Part Number:
MC908AZ60ACFU
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
MC908AZ60ACFU1L87J
Manufacturer:
MOT
Quantity:
143
Part Number:
MC908AZ60ACFU3K85K
Manufacturer:
FUJI
Quantity:
1 078
Part Number:
MC908AZ60ACFUE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC908AZ60ACFUE
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC908AZ60ACFUE1L87J
Manufacturer:
TEMIC
Quantity:
350
Part Number:
MC908AZ60ACFUER
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
27.4 BDLC MUX Interface
The MUX interface is responsible for bit encoding/decoding and digital noise filtering between the protocol
handler and the physical interface.
27.4.1 Rx Digital Filter
The receiver section of the BDLC includes a digital low pass filter to remove narrow noise pulses from the
incoming message. An outline of the digital filter is shown in
27.4.1.1 Operation
The clock for the digital filter is provided by the MUX interface clock (see f
At each positive edge of the clock signal, the current state of the receiver physical interface (BDRxD)
signal is sampled. The BDRxD signal state is used to determine whether the counter should increment or
decrement at the next negative edge of the clock signal.
Freescale Semiconductor
RX DATA
FROM
PHYSICAL
INTERFACE
(BDRXD)
MUX INTERFACE
CLOCK
MC68HC908AZ60A • MC68HC908AS60A • MC68HC908AS60E Data Sheet, Rev. 6
D
INPUT
SYNC
Figure 27-5. BDLC Rx Digital Filter Block Diagram
Q
Figure 27-4. BDLC Block Diagram
UP/DOWN
4-BIT UP/DOWN COUTER
PHYSICAL INTERFACE
PROTOCOL HANDLER
MUX INTERFACE
CPU INTERFACE
TO J1850 BUS
TO CPU
Figure
OUT
BDLC
27-5.
BDLC
D
LATCH
DATA
parameter in
Q
BDLC MUX Interface
RX DATA OUT
FILTERED
Table
27-3).
339

Related parts for MC908AZ60ACFU