TX4939XBG-400 Toshiba, TX4939XBG-400 Datasheet - Page 553

no-image

TX4939XBG-400

Manufacturer Part Number
TX4939XBG-400
Description
Manufacturer
Toshiba
Datasheet

Specifications of TX4939XBG-400

Cpu Core
TX49/H4 90nm
Clock Mhz/max Mips
400/520
Inst./data Cache
32KB (4 Way)/32KB (4 Way)
Tlb
x
1cycle Mac
x
Volts (v)
1.25/2.5/3.3
Peripherals
DDR, NAND, ATA, ETHERNET, SECURITY, FPU, MMU, SPI, I2S, I2C, PCI, VIDEO, UART, TIMER, RTC
Companion Chip
TC86C001FG
Package
PGBA456

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TX4939XBG-400
Manufacturer:
NSC
Quantity:
872
Part Number:
TX4939XBG-400
Manufacturer:
TOSHIBA
Quantity:
10 440
Part Number:
TX4939XBG-400
Manufacturer:
XILINX
0
Part Number:
TX4939XBG-400
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
EMAC
18.4.5. MAC Control, Status Register group
18.4.5.1. MAC Control Register (MAC_Ctl)
Hardware resets initialize the MAC Control Register to 0x8000. Setting the Reset bit (bit 2) executes software reset.
Starting software reset clears bit 2. The other bits do not affect software resets.
The MAC Control Register is used to display total control and status information of MAC. The MissRoll bit is the status bit.
All other bits are control bits.
After the Reset bit is set, 4 MII transmission or reception clock cycles pass, then software reset is executed for several
cycles. Therefore, after writing to the Reset bit, do not access the Ethernet Controller until 320 ns pass for 100 Mbps
transfer or until 3,200 ns pass for 10 Mbps transfer. Before performing reset, you can use the MAC Transmission Control
Register (Tx_Ctl) or MAC Reception Control Register (Rx_Ctl) to issue a Halt Request to end the current network
transaction.
The MissRoll bit is set when the counter rolls over from 0x7FFF to 0x8000, and is reset when the software reads the
Missing Error Count Register. See 18.4.5.7 Missing Error Count Register for an explanation.
Some PHYs do not support full duplex transfer. The MacLoop bit has higher priority than the FullDup bit.
Rev. 3.1 November 1, 2005
Bit(s)
31 : 14
13
12:11
10
9:7
6 : 5
4
3
2
1
0
Default
Default
Name
Name
TYPE
TYPE
Mnemonic
EnMissRoll
MissRoll
Conn
MacLoop
FullDup
Reset
HaltImm
HaltReq
31
15
Reserved
30
14
EnMiss
R/W
Field Name
Reserved
Missing Error Counter
Rollover Enable
Reserved
Missing Error Counter
Rollover
Reserved
Connection Mode
MAC Loop Back
Full Duplex Mode
Software Reset
Immediate Halt
Halt Request
Roll
29
13
0
28
12
Reserved
27
11
Figure 18-46 MAC Control Register
Miss
Roll
26
10
R
0
Description
EnMissRoll (Default: 0, R/W)
Issues an interrupt when the count value of the Missing Error Count Register
rolls over from 0x7FFF to 0x8000.
MissRoll (Default: 0, R)
Indicates that the count value of the Missing Error Count Register rolled over
from 0x7FFF to 0x8000. (Read only)
Conn (Default: 00, R/W)
This field selects the connection mode.
11:
MacLoop (Default: 0, R/W)
Directly provides the transmission signal as the input of the reception circuit
without sending it outside the Ethernet Controller.
FullDup (Default: 0, R/W)
Set this bit to "1" for full duplex.
Reset (Default: 0, R/W)
Resets all State Machines and FIFOs of the Ethernet Controller.
HaltImm (Default: 0, R/W)
Immediately halts transmission or reception when set to “1”.
When receiving data, if this bit is set after MAC starts processing the recipient
address, reception operation for the current packet continues and the data is
transferred to system memory. At this time, if the RxHalted bit of the Reception
Status Register is set, it indicates that the system sent a Reception Halt Request
while a packet was being received.
If this bit is set before starting processing of the recipient address, reception
operation is immediately halted. The RxHalted bit will then be set.
HaltReq (Default: 0, R/W)
Halts transmission/reception when the packet currently in progress ends.
00:
01:
10:
Reserved
25
9
18-61
Automatic (default)
Reserved
MII (MII clock determines the transfer rate)
Reserved
RESERVED
24
8
0x40
23
7
R/W R/W R/W R/W R/W R/W
22
6
0
Conn
21
5
0
Loop
Mac
20
0
4
Toshiba RISC Processor
Dup
Full
19
3
0
Reset
18
2
0
HaltI
mm
17
0
1
TX4939
Req
Halt
16
0
18
18

Related parts for TX4939XBG-400