ADSP-21266SKBC-2B AD [Analog Devices], ADSP-21266SKBC-2B Datasheet - Page 27

no-image

ADSP-21266SKBC-2B

Manufacturer Part Number
ADSP-21266SKBC-2B
Description
SHARC Embedded Processor
Manufacturer
AD [Analog Devices]
Datasheet
Memory Write—Parallel Port
Use the specifications in
Figure 20
memory-mapped peripherals) when the ADSP-21266 is access-
ing external memory space.
Table 22. 8-Bit Memory Write Cycle
1
Parameter
Switching Characteristics
t
t
t
t
t
t
t
t
t
t
t
D = (data cycle duration) × t
H = t
On reset, ALE is an active high cycle. However, it can be reconfigured by software to be active low.
ALEW
ALERW
ADAS
ADAH
WW
ADWL
ADWH
ALEHZ
DWS
DWH
DAWH
CCLK
(if a hold cycle is specified, else H = 0)
for asynchronous interfacing to memories (and
AD15-8
AD7-0
ALE
ALE Pulse Width
ALE Deasserted to Read/Write Asserted
Address/Data 15–0 Setup Before ALE Deasserted
Address/Data 15–0 Hold After ALE Deasserted
WR Pulse Width
Address/Data 15–8 to WR Low
Address/Data 15–8] Hold After WR High
ALE Deasserted
Address/Data 7–0 Setup Before WR High
Address/Data 7–0 Hold After WR High
Address/Data to WR High
WR
RD
Table
CCLK
22,
Table
1
to Address/Data 15–0 In High Z
VALID ADDRESS
VALID ADDRESS
23,
t
ADAS
t
ALEW
Figure
19, and
Figure 19. 8-Bit Memory Write Cycle
Rev. B | Page 27 of 44 | May 2005
t
ADAH
t
ALEHZ
t
ALERW
1
1
t
ADWL
VALID ADDRESS
t
DAW H
Min
2 × t
1 × t
2.5 × t
0.5 × t
D – 2
0.5 × t
0.5 × t
0.5 × t
D
0.5 × t
D
t
WW
CCLK
CCLK
VALID DATA
CCLK
CCLK
CCLK
CCLK
CCLK
CCLK
t
DWS
– 2
– 0.5
– 2.0
– 0.8
– 1.5
– 1 + H
– 0.8
– 1.5 + H
t
DWH
t
ADWH
Max
0.5t
CCLK
ADSP-21266
+ 2.0
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ADSP-21266SKBC-2B