MC9S12XDT256CAA Freescale Semiconductor, MC9S12XDT256CAA Datasheet - Page 1265

IC MCU 256K FLASH 80-QFP

MC9S12XDT256CAA

Manufacturer Part Number
MC9S12XDT256CAA
Description
IC MCU 256K FLASH 80-QFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of MC9S12XDT256CAA

Core Processor
HCS12X
Core Size
16-Bit
Speed
80MHz
Connectivity
CAN, EBI/EMI, I²C, IrDA, LIN, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
59
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
2.35 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
80-QFP
Processor Series
S12XD
Core
HCS12
Data Bus Width
16 bit
Data Ram Size
16 KB
Interface Type
CAN/I2C/SCI/SPI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
59
Number Of Timers
12
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWHCS12
Development Tools By Supplier
EVB9S12XDP512E
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 10-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XDT256CAA
Manufacturer:
FREESCALE
Quantity:
6 540
Part Number:
MC9S12XDT256CAA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XDT256CAA
Manufacturer:
FREESCALE
Quantity:
6 540
Part Number:
MC9S12XDT256CAAR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
A.5
This section summarizes the electrical characteristics of the various startup scenarios for oscillator and
phase-locked loop (PLL).
A.5.1
Table A-21
startup behavior can be found in the Clock and Reset Generator (CRG) Block Guide.
1
2
A.5.1.1
The release level V
if the device is powered externally. After releasing the POR reset the oscillator and the clock quality check
are started. If after a time t
clock. The fastest startup time possible is given by n
A.5.1.2
Provided an appropriate external reset signal is applied to the MCU, preventing the CPU from executing
code when V
the PORF bit in the CRG flags register has not been set.
A.5.1.3
When external reset is asserted for a time greater than PW
reset, and the CPU starts fetching the reset vector without doing a clock quality check, if there was an
oscillation before reset.
A.5.1.4
Out of stop the controller can be woken up by an external interrupt. A clock quality check as after POR is
performed before releasing the clocks to the system.
Freescale Semiconductor
Conditions are shown in
Num C
1 t
V
1
2
3
4
5
DD1
cycle
/V
D Reset input pulse width, minimum input time
D Startup from reset
D Interrupt pulse width, IRQ edge-sensitive mode
D Wait recovery startup time
D Fast wakeup from STOP
at 40Mhz Bus Clock
DD2
Reset, Oscillator, and PLL
summarizes several startup characteristics explained in this section. Detailed description of the
filter capacitors 220 nF, V
Startup
DD35
POR
SRAM Data Retention
External Reset
Stop Recovery
is out of specification limits, the SRAM contents integrity is guaranteed if after the reset
PORR
Table
and the assert level V
CQOUT
A-4unless otherwise noted
2
Rating
DD35
no valid oscillation is detected, the MCU will start using the internal self
Table A-21. Startup Characteristics
MC9S12XDP512 Data Sheet, Rev. 2.21
= 5 V, T= 25 C
PORA
are derived from the V
uposc
.
RSTL
PW
Symbol
PW
n
t
WRS
t
RST
fws
RSTL
IRQ
the CRG module generates an internal
Min
192
25
2
1
DD
Appendix A Electrical Characteristics
supply. They are also valid
Typ
50
Max
196
14
Unit
n
t
t
ns
osc
cyc
osc
1267
s

Related parts for MC9S12XDT256CAA