MC9S12XDT256CAA Freescale Semiconductor, MC9S12XDT256CAA Datasheet - Page 340

IC MCU 256K FLASH 80-QFP

MC9S12XDT256CAA

Manufacturer Part Number
MC9S12XDT256CAA
Description
IC MCU 256K FLASH 80-QFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheet

Specifications of MC9S12XDT256CAA

Core Processor
HCS12X
Core Size
16-Bit
Speed
80MHz
Connectivity
CAN, EBI/EMI, I²C, IrDA, LIN, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
59
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
2.35 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
80-QFP
Processor Series
S12XD
Core
HCS12
Data Bus Width
16 bit
Data Ram Size
16 KB
Interface Type
CAN/I2C/SCI/SPI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
59
Number Of Timers
12
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWHCS12
Development Tools By Supplier
EVB9S12XDP512E
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 10-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XDT256CAA
Manufacturer:
FREESCALE
Quantity:
6 540
Part Number:
MC9S12XDT256CAA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XDT256CAA
Manufacturer:
FREESCALE
Quantity:
6 540
Part Number:
MC9S12XDT256CAAR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 7 Enhanced Capture Timer (S12ECT16B8CV2)
7.3.2.22
Read: Anytime
Write: Anytime
All bits reset to zero.
340
DLY[7:0]
Reset
Field
7:0
W
R
DLY7
Delay Counter Select — When the PRNT bit of TSCR1 register is set to 0, only bits DLY0, DLY1 are used to
calculate the
When the PRNT bit of TSCR1 register is set to 1, all bits are used to set a more precise delay.
the delay settings in this case. After detection of a valid edge on an input capture pin, the delay counter counts
the pre-selected number of [(dly_cnt + 1)*4]bus clock cycles, then it will generate a pulse on its output if the level
of input signal, after the preset delay, is the opposite of the level before the transition.This will avoid reaction to
narrow input pulses.
Delay between two active edges of the input signal period should be longer than the selected counter delay.
Note: It is recommended to not write to this register while the timer is enabled, that is when TEN is set in register
DLY7
Delay Counter Control Register (DLYCT)
0
7
0
0
0
0
0
0
0
0
0
0
0
0
1
TSCR1.
DLY6
0
0
0
0
0
0
0
0
0
0
0
1
1
Table 7-28. Delay Counter Select Examples when PRNT = 1
delay.Table 7-27
DLY6
DLY1
0
6
Figure 7-44. Delay Counter Control Register (DLYCT)
0
0
1
1
DLY5
Table 7-27. Delay Counter Select when PRNT = 0
0
0
0
0
0
0
0
0
0
0
1
1
1
Table 7-26. DLYCT Field Descriptions
DLY4
MC9S12XDP512 Data Sheet, Rev. 2.21
DLY5
DLY0
0
0
0
0
0
0
0
0
0
1
1
1
1
shows the delay settings in this case.
0
5
0
1
0
1
DLY3
0
0
0
0
0
0
0
0
1
1
1
1
1
DLY4
0
4
DLY2
0
0
0
0
1
1
1
1
1
1
1
1
1
Description
1024 bus clock cycles
256 bus clock cycles
512 bus clock cycles
DLY1
0
0
1
1
0
0
1
1
1
1
1
1
1
Disabled
DLY3
Delay
0
3
DLY0
0
1
0
1
0
1
0
1
1
1
1
1
1
DLY2
1024 bus clock cycles
128 bus clock cycles
256 bus clock cycles
512 bus clock cycles
Disabled (bypassed)
0
2
12 bus clock cycles
16 bus clock cycles
20 bus clock cycles
24 bus clock cycles
28 bus clock cycles
32 bus clock cycles
64 bus clock cycles
8 bus clock cycles
Delay
Freescale Semiconductor
DLY1
0
1
Table 7-28
DLY0
0
0
shows

Related parts for MC9S12XDT256CAA