MC912DG128AMPVE Freescale Semiconductor, MC912DG128AMPVE Datasheet - Page 391

IC MCU 128K FLASH 8MHZ 112-LQFP

MC912DG128AMPVE

Manufacturer Part Number
MC912DG128AMPVE
Description
IC MCU 128K FLASH 8MHZ 112-LQFP
Manufacturer
Freescale Semiconductor
Series
HC12r
Datasheet

Specifications of MC912DG128AMPVE

Core Processor
CPU12
Core Size
16-Bit
Speed
8MHz
Connectivity
CAN, I²C, SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
69
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Eeprom Size
2K x 8
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 16x8/10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
112-LQFP
Processor Series
HC912D
Core
HC12
Data Bus Width
16 bit
Data Ram Size
8 KB
Interface Type
CAN/I2C/SCI/SPI
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
69
Number Of Timers
8
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWHCS12
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (8-ch x 10-bit)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC912DG128AMPVE
Manufacturer:
FREESCALE
Quantity:
2 902
Part Number:
MC912DG128AMPVE
Manufacturer:
FREESCALE
Quantity:
800
Part Number:
MC912DG128AMPVE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC912DG128AMPVE
Manufacturer:
FREESCALE
Quantity:
800
MC68HC912DT128A — Rev 4.0
MOTOROLA
NOTE:
When ATDCTL4/5 register is written, the SCF flags and all CCFx flags
are cleared; any pending interrupt request is canceled.
the result is available in result register ADR0; CCF1 is set when the
second conversion in a sequence is complete and the result is
available in ADR1, and so forth.
The conversion complete flags are cleared depending on the setting
of the fast flag clear bit (AFFC in ATDCTL2). When AFFC=0, the
status register containing the conversion complete flag must be read
as a precondition before the flag can be cleared. The flag is actually
cleared during a subsequent access to the result register. This
provides a convenient method for clearing the conversion complete
flag when the user is polling the ATD module; it ensures the user is
signaled as to the availability of new data and avoids having to have
the user clear the flag explicitly.
When AFFC=1, the conversion complete flags are cleared when their
associated result registers are read; reading the status register is not
a necessary condition in order to clear them. This is the easiest
method for clearing the conversion complete flags which is useful
when the ATD module signals conversion completion with an
interrupt.
The conversion complete flags are normally read only; in special (test)
mode they can be written.
Freescale Semiconductor, Inc.
For More Information On This Product,
Analog-to-Digital Converter
Go to: www.freescale.com
Analog-to-Digital Converter
Technical Data
ATD Registers
391

Related parts for MC912DG128AMPVE