MPC555LFMZP40 Freescale Semiconductor, MPC555LFMZP40 Datasheet - Page 248

IC MCU 32BIT 40MHZ 272-BGA

MPC555LFMZP40

Manufacturer Part Number
MPC555LFMZP40
Description
IC MCU 32BIT 40MHZ 272-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC555LFMZP40

Core Processor
PowerPC
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
101
Program Memory Size
448KB (448K x 8)
Program Memory Type
FLASH
Ram Size
26K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
272-PBGA
Controller Family/series
POWER 5xx
Ram Memory Size
26KB
Cpu Speed
63MIPS
Embedded Interface Type
QSPI, SCI, TouCAN
Operating Temperature Range
-40°C To +125°C
No. Of Pins
272
Rohs Compliant
No
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
26 KB
Interface Type
CAN, QSPI, SCI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
101
Operating Supply Voltage
3.3 V to 5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Development Tools By Supplier
MPC555CMEE
Minimum Operating Temperature
- 85 C
On-chip Adc
10 bit, 32 Channel
Cpu Family
MPC55xx
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
40MHz
Total Internal Ram Size
32KB
# I/os (max)
101
Operating Supply Voltage (typ)
5V
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
272
Package Type
BGA
For Use With
MPC555CMEE - KIT EVAL FOR MPC555
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC555LFMZP40
Manufacturer:
MOTOLOLA
Quantity:
853
Part Number:
MPC555LFMZP40
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC555LFMZP40
Manufacturer:
MOT
Quantity:
2
Part Number:
MPC555LFMZP40R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
7.1.2 Hard Reset
7.1.3 Soft Reset
MPC555
USER’S MANUAL
If the MPC555 / MPC556 is in single-chip mode and limp mode is enabled, the internal
PLL is not required to be locked before the chip exits power-on reset.
After exiting the power-on reset state, the MCU continues to drive the HRESET and
SRESET pins for 512 system clock cycles. When the timer expires (after 512 cycles),
the configuration is sampled from data bus pins, if required (see
Configuration) and the MCU stops driving the HRESET and SRESET pins. In addi-
tion, the internal MODCK[1:3] values are sampled.
The PORESET pin has a glitch detector to ensure that low spikes of less than 20 ns
are rejected. The internal PORESET signal asserts only if the PORESET pin asserts
for more than 100 ns.
HRESET (hard reset) is an active low, bi-directional I/O pin. The MPC555 / MPC556
can detect an external assertion of HRESET only if it occurs while the MCU is not as-
serting reset.
When the MPC555 / MPC556 detects assertion of the external HRESET pin or a
cause to assert the internal HRESET line, is detected the chip starts to drive the
HRESET and SRESET for 512 cycles. When the timer expires (after 512 cycles) the
configuration is sampled from data pins (refer to
the chip stops driving the HRESET and SRESET pins. An external pull-up resistor
should drive the HRESET and SRESET pins high. After detecting the negation of
HRESET or SRESET, the MCU waits 16 clock cycles before testing the presence of
an external hard or soft reset.
The HRESET pin has a glitch detector to ensure that low spikes of less than 20 ns are
rejected. The internal HRESET will be asserted only if HRESET is asserted for more
than 100 ns.
The HRESET is an open collector type pin.
SRESET (soft reset) is an active low, bi-directional I/O pin. The MPC555 / MPC556
can only detect an external assertion of SRESET if it occurs while the MPC555 /
MPC556 is not asserting reset.
When the MPC555 / MPC556 detects the assertion of external SRESET or a cause to
assert the internal SRESET line, the chip starts to drive the SRESET for 512 cycles.
When the timer expires (after 512 cycles) the debug port configuration is sampled from
the DSDI and DSCK pins and the chip stops driving the SRESET pin. An external pull-
up resistor should drive the SRESET pin high. After the MPC555 / MPC556 detects
the negation of SRESET, it waits 16 clock cycles before testing the presence of an ex-
ternal soft reset.
/
MPC556
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
Rev. 15 October 2000
RESET
7.5.1 Hard Reset
Configuration) and
7.5.1 Hard Reset
MOTOROLA
7-2

Related parts for MPC555LFMZP40