MPC555LFMZP40 Freescale Semiconductor, MPC555LFMZP40 Datasheet - Page 725

IC MCU 32BIT 40MHZ 272-BGA

MPC555LFMZP40

Manufacturer Part Number
MPC555LFMZP40
Description
IC MCU 32BIT 40MHZ 272-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC555LFMZP40

Core Processor
PowerPC
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
101
Program Memory Size
448KB (448K x 8)
Program Memory Type
FLASH
Ram Size
26K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
272-PBGA
Controller Family/series
POWER 5xx
Ram Memory Size
26KB
Cpu Speed
63MIPS
Embedded Interface Type
QSPI, SCI, TouCAN
Operating Temperature Range
-40°C To +125°C
No. Of Pins
272
Rohs Compliant
No
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
26 KB
Interface Type
CAN, QSPI, SCI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
101
Operating Supply Voltage
3.3 V to 5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Development Tools By Supplier
MPC555CMEE
Minimum Operating Temperature
- 85 C
On-chip Adc
10 bit, 32 Channel
Cpu Family
MPC55xx
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
40MHz
Total Internal Ram Size
32KB
# I/os (max)
101
Operating Supply Voltage (typ)
5V
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
272
Package Type
BGA
For Use With
MPC555CMEE - KIT EVAL FOR MPC555
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC555LFMZP40
Manufacturer:
MOTOLOLA
Quantity:
853
Part Number:
MPC555LFMZP40
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC555LFMZP40
Manufacturer:
MOT
Quantity:
2
Part Number:
MPC555LFMZP40R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
21.4.1.3 The Check Stop State and Debug Mode
21.4.1.4 Saving Machine State upon Entering Debug Mode
MPC555
USER’S MANUAL
NOTES:
MSR
The processor enters into the debug mode state when at least one of the bits in the
exception cause register (ECR) is set, the corresponding bit in the debug enable reg-
ister (DER) is enabled and debug mode is enabled. When debug mode is enabled and
an enabled event occurs, the processor waits until its pipeline is empty and then starts
fetching the next instructions from the development port. For information on the exact
value of machine status save/restore registers (SRR0 and SRR1) refer to
terrupts
When the processor is in debug mode the freeze indication is asserted thus allowing
any peripheral that is programmed to do so to stop. The fact that the CPU is in debug
mode is also broadcast to the external world using the value b11 on the VFLS pins.
The development port should read the value of the exception cause register (ECR) in
order to get the cause of the debug mode entry. Reading the exception cause register
(ECR) clears all its bits.
The CPU enters the check stop state if the machine check interrupt is disabled
(MSRME = 0) and a machine check interrupt is detected. However, if a machine check
interrupt is detected when MSRME = 0, debug mode is enabled and the check stop
enable bit in the debug enable register (DER) is set, the CPU enters debug mode rath-
er then the check stop state.
The different actions taken by the CPU when a machine check interrupt is detected
are shown in the following table.
If entering debug mode was as a result of any load/store type exception, and therefore
the DAR (data address register) and DSISR (data storage interrupt status register)
1. Check stop enable bit in the debug enable register (DER)
2. Machine check interrupt enable bit in the debug enable register (DER)
0
1
0
0
1
1
ME
/
MPC556
Enable
Debug
Mode
The freeze signal can be asserted by software when debug mode is
disabled.
0
0
1
1
1
1
Table 21-9 The Check Stop State and Debug Mode
CHSTPE
Freescale Semiconductor, Inc.
For More Information On This Product,
X
X
X
X
0
1
1
DEVELOPMENT SUPPORT
Go to: www.freescale.com
Rev. 15 October 2000
MCIE
X
X
X
X
0
1
2
Detecting a Machine Check Interrupt
Enter the check stop state
Branch to the machine check interrupt
Enter the check stop state
Enter Debug Mode
Branch to the machine check interrupt
Enter Debug Mode
Action Performed by the CPU when
NOTE
Exception Cause
Register (ECR)
0x20000000
0x10000000
0x20000000
0x20000000
0x10000000
0x10000000
MOTOROLA
Value
3.15.4 In-
21-29

Related parts for MPC555LFMZP40