MPC555LFMZP40 Freescale Semiconductor, MPC555LFMZP40 Datasheet - Page 728

IC MCU 32BIT 40MHZ 272-BGA

MPC555LFMZP40

Manufacturer Part Number
MPC555LFMZP40
Description
IC MCU 32BIT 40MHZ 272-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC555LFMZP40

Core Processor
PowerPC
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
101
Program Memory Size
448KB (448K x 8)
Program Memory Type
FLASH
Ram Size
26K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
272-PBGA
Controller Family/series
POWER 5xx
Ram Memory Size
26KB
Cpu Speed
63MIPS
Embedded Interface Type
QSPI, SCI, TouCAN
Operating Temperature Range
-40°C To +125°C
No. Of Pins
272
Rohs Compliant
No
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
26 KB
Interface Type
CAN, QSPI, SCI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
101
Operating Supply Voltage
3.3 V to 5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Development Tools By Supplier
MPC555CMEE
Minimum Operating Temperature
- 85 C
On-chip Adc
10 bit, 32 Channel
Cpu Family
MPC55xx
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
40MHz
Total Internal Ram Size
32KB
# I/os (max)
101
Operating Supply Voltage (typ)
5V
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
272
Package Type
BGA
For Use With
MPC555CMEE - KIT EVAL FOR MPC555
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC555LFMZP40
Manufacturer:
MOTOLOLA
Quantity:
853
Part Number:
MPC555LFMZP40
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC555LFMZP40
Manufacturer:
MOT
Quantity:
2
Part Number:
MPC555LFMZP40R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
21.5.4 Development Serial Data Out
21.5.5 Freeze Signal
21.5.5.1 SGPIO6/FRZ/PTR Pin
21.5.5.2 IWP[0:1]/VFLS[0:1] Pins
21.5.5.3 VFLS[0:1]_MPIO32B[3:4] Pins
21.5.6 Development Port Registers
MPC555
USER’S MANUAL
The DSDI pin is also used at reset to control the overall chip configuration mode and
to determine the development port clock mode. See section
Port Serial Communications — Clock Mode Selection
The debug mode logic shifts data out of the development port shift register using the
development serial data out (DSDO) pin. All transitions on DSDO are synchronous
with DSCK or CLKOUT depending on the clock mode. Data will be valid a setup time
before the rising edge of the clock and will remain valid a hold time after the rising edge
of the clock.
Refer to
The freeze indication means that the processor is in debug mode (i.e., normal proces-
sor execution of user code is frozen). On the MPC555 / MPC556, the freeze state can
be indicated by three different pins. The FRZ signal is generated synchronously with
the system clock. This indication may be used to halt any off-chip device while in de-
bug mode as well as a handshake means between the debug tool and the debug port.
The internal freeze status can also be monitored through status in the data shifted out
of the debug port.
The SGPIO6/FRZ/PTR pin powers up as the PTR function and its function is controlled
by the GPC bits in the SIUMCR.
The IWP[0:1]/VFLS[0:1] pins power up as the VFLS[0:1] function and their function
can be changed via the DBGC bits in the SIUMCR (see
uration
Hard Reset Configuration
VFLS[0:1] pins.
The VFLS[0:1]_MPIO32B[3:4] Pins power up as the MPIO32B[3:4] function and their
function can be changed via the VFLS bit in the MIOS1TPCR register (see section
15.15.1.1). The FRZ state is indicated by the value b11 on the VFLS[0:1] pins.
The development port consists logically of the three registers: development port in-
struction register (DPIR), development port data register (DPDR), and trap enable
control register (TECR). These registers are physically implemented as two registers,
development port shift register and trap enable control register. The development port
shift register acts as both the DPIR and DPDR depending on the operation being per-
/
MPC556
Register). They can also be set via the reset configuration word (See
Table 21-12
Freescale Semiconductor, Inc.
for DSDO data meaning.
For More Information On This Product,
Word). The FRZ state is indicated by the value b11 on the
DEVELOPMENT SUPPORT
Go to: www.freescale.com
Rev. 15 October 2000
6.13.1.1 SIU Module Config-
for more information.
21.5.6.4 Development
MOTOROLA
7.5.2
21-32

Related parts for MPC555LFMZP40