MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 1083

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
7 699
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
1.Bi-state outputs (Pin Function = O) such as mdo_2, and mdo_3, are incorporated with general I/O pads hard-wired to keep
2. Some input-only cells made with generic I/O pads are configured with “internal” control cells to keep them always in input mode,
3. This description allows ATPG tools to use a pin as a driver or receiver:
4. A modification to restrict ATPG tools to use a functional input-only pin as an input receiver only:.
5. The PORESET, HRESET, and SRESET pins are not part of the JTAG boundary scan chain. These pins are used in the reset
6. The XTAL, EXTAL, and XFC pins are associated with analog signals and are excluded from the boundary scan chain.
7. The READI module reset pin, rsti_b, (bsdl pin 517) is in the JTAG boundary scan chain, but must be kept at a “0” level during
8. Pad type naming conventions:
Freescale Semiconductor
output enable always on in system mode. The JTAG Control cell, indicated by the next lower bsdl bit in the chain, is configured
as an “internal” only cell to be held at a “1” value (always driving out) during JTAG testing.
such as epee, b0epee, and input pins that may be attached to analog references. Other input-only cells are configured as
bidirectional for JTAG testing, to give the board-level ATPG tools the flexability to use the pad as an input or output, depending
on the network of other devices that the pin is connected too. If it is desired to restrict these pins to only act as receivers during
JTAG mode, then these JTAG bsdl entries can be converted as shown in the example below:
configuration to enter JTAG. Board-level connections to them will not be testable with the EXTEST and CLAMP instructions.
They do respond to the HI-Z JTAG instruction for parametric testing purposes.6.
JTAG testing, (except for Hi-Z testing), due to system interactions. It is classified as a “linkage” pin, and its data and control
cells are configured to advise ATPG tools to drive a “0” value in during JTAG testing.
•26 V – 2.6 V
•5 V – 5 V
•s – slow
•f – fast
•h – high drive
•a – analog input
•i – input only
•d – has direct connection to the pad (may be used for module test)
BSDL
417
418
419
420
421
422
423
424
425
426
Bit
188
189
188
189
BC_2
BC_7
BC_2
BC_7
BC_2
BC_2
BC_2
BC_2
BC_2
BC_7
Type
Cell
BC_2
BC_7
BC_2
BC_4
IRQ3_B_KR_B_RETRY_B_
IRQ4_B_AT2_SGPIOC4
SGPIOC6_FRZ_PTR_B
Table 25-2. MPC563 Boundary Scan Bit Definition (continued)
Pin/Port Name
IWP0_VFLS0
IWP1_VFLS1
SGPIOC3
irq6_b_modck2
irq6_b_modck2
*
*
*
*
*
MPC561/MPC563 Reference Manual, Rev. 1.2
*
*
Function
controlr
controlr
controlr
internal
output2
internal
output2
controlr
internal
BSDL
bidir
bidir
bidir
input
bidir
Value
Safe
0
0
0
0
1
1
1
1
0
0
0
0
0
X
Contro
Cell
417
419
425
188
l
Disable
Value
0
0
0
0
IEEE 1149.1-Compliant Interface (JTAG)
Disabl
Result
Z
Z
Z
Z
e
Functio
I
I
Pin
IO
IO
IO
O
O
n
26v
26v
26v5vs
26v5vs
26v5vs
Type
Pad
26v
26v
25-29

Related parts for MPC562MZP56