MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 345

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Freescale Semiconductor
Burst data in progress
Cancel reservation
Kill reservation
Signal Name
Transfer start
BDIP
CR
KR
TS
Table 9-1. MPC561/MPC563 BIU Signals (continued)
Pins
1
1
1
1
MPC561/MPC563 Reference Manual, Rev. 1.2
Active
Low
Low
Low
Low
Reservation Protocol
Transfer Start
I/O
O
O
I
I
I
I
Driven by the MPC561/MPC563 when it owns the
external bus. It is part of the burst protocol. When
BDIP is asserted, the second beat in front of the
current one is requested by the master. This signal is
negated prior to the end of a burst to terminate the
burst data phase early.
Driven by an external master when it owns the
external bus. When BDIP is asserted, the second beat
in front of the current one is requested by the master.
This signal is negated prior to the end of a burst to
terminate the burst data phase early. The
MPC561/MPC563 does not support burst accesses to
internal slaves.
Driven by the MPC561/MPC563 when it owns the
external bus. Indicates the start of a transaction on the
external bus.
Driven by an external master when it owns the
external bus. It indicates the start of a transaction on
the external bus or (in show cycle mode) signals the
beginning of an internal transaction.
Each MPC500 CPU has its own CR signal. Assertion
of CR instructs the bus master to clear its reservation;
some other master has touched its reserved space.
This is a pulsed signal.
In case of a bus cycle initiated by a STWCX
instruction issued by the RCPU to a non-local bus on
which the
signal is used by the non-local bus interface to
back-off the cycle. Refer to
Reservation” for details.
storage reservation
Description
Section 9.5.10, “Storage
has been lost, this
External Bus Interface
9-5

Related parts for MPC562MZP56