MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 440

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
L-Bus to U-Bus Interface (L2U)
When a load to or store from the U-bus resource is issued by the RCPU, it is compared against the DMPU
region access (address and attribute) comparators. If none of the access attributes are violated, the access
is directed to the U-bus by the L2U module. If the DMPU detects an access violation, it informs the error
status to the master initiating the cycle.
When show cycles are enabled, accesses to all of the L-bus resources by the RCPU are made visible on
the U-bus side by the L2U.
The L2U is responsible for handling the effects of reservations on the L-bus and the U-bus. For the L-bus
and the U-bus, the L2U detects reservation losses and updates the RCPU core with the reservation status.
11.4.2
While hard or soft reset is asserted on the U-bus, the L2U asserts the corresponding L-bus reset signals.
Upon soft reset assertion, the L2U goes to an idle state and all pending accesses are ignored. Additionally,
the L2U module control registers are not initialized on soft reset, keeping the system configuration
unchanged.
Upon assertion of hard reset, the L2U control registers are initialized to their reset states. The L2U also
drives the reset configuration word from the U-bus to the L-bus upon hard reset.
11.4.3
In the peripheral mode of operation the RCPU is shut down and an alternative master on the external bus
can perform accesses to any internal bus (U-bus and L-bus) slave.
The external master can also access the internal MPC500 special registers that are located in the L2U
module. In order to access one of these MPC500 registers the EMCR[CONT] bit in the USIU must be
cleared.
11.4.4
Factory test mode is a special mode of operation that allows access to the internal modules for testing. This
mode is not intended for general use and is not supported for normal applications.
11.5
The data memory protection unit (DMPU) in the L2U module provides access protection for the memory
regions on the U-bus side from load/store accesses by the RCPU. (Only U-bus space is protected.) The
DMPU does not protect MPC500 register accesses initiated by the RCPU on the L-bus. The user can assign
up to four regions of access protection attributes and can assign global attributes to any space not included
in the active regions. When it detects an access violation, the L2U generates an exception request to the
CPU. A functional diagram of the DMPU is shown in
11-4
Data Memory Protection
Reset Operation
Peripheral Mode
Factory Test Mode
MPC561/MPC563 Reference Manual, Rev. 1.2
Figure
11-2.
Freescale Semiconductor

Related parts for MPC562MZP56