MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 457

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
7 699
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Table 12-2
cycle. It is assumed that the IMB3 is available to the UIMB at all times (fastest possible case).
12.4
The interrupts from the modules on the IMB3 are propagated to the interrupt controller in the USIU
through the UIMB interface. The UIMB interrupt synchronizer latches the interrupts from the modules on
the IMB3 and drives them onto the U-bus, where they are latched by the USIU interrupt controller.
12.4.1
The IMB3 has eight interrupt lines. There can be a maximum of 32 levels of interrupts from the modules
on IMB3 bus. A single module can be a source for more than one interrupt. For example, the QSMCM can
generate two interrupts (one for QSCI1/QSCI2 and another for QSPI). In this case, the QSMCM has two
interrupt sources. Each of these two sources can assert the interrupt on any of the 32 levels.
Freescale Semiconductor
Interrupt Operation
shows the number of system clock cycles that the UIMB requires to perform each type of bus
Interrupt Sources and Levels on IMB3
IMB3 Clock
The UIMB interface dynamically interprets the port size of the addressed
module during each bus cycle, allowing bus transfers to and from 16-bit and
32-bit IMB3 modules. During a bus transaction, the slave module on the
IMB3 signals its port size (16- or 32-bit) via an internal port size signal.
IMB3 Clock
CLKOUT
CLKOUT
Bus Cycle (from U-bus Transfer Start
to U-bus Transfer Acknowledge)
Dynamically-sized write
Dynamically-sized read
Table 12-2. Bus Cycles and System Clock Cycles
Figure 12-3. IMB3 Clock – Half-Speed IMB3 Bus
Normal write
Figure 12-2. IMB3 Clock – Full-Speed IMB3 Bus
Normal read
MPC561/MPC563 Reference Manual, Rev. 1.2
NOTE
Number of System Clock Cycles
Full Speed
6
4
4
6
Half Speed
U-Bus to IMB3 Bus Interface (UIMB)
10
10
6
6
12-3

Related parts for MPC562MZP56