MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 643

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
15.6.4
The QSPI uses a dedicated 160-byte block of static RAM accessible by both the QSPI and the CPU to
perform queued operations. The RAM is divided into three segments: 32 command control bytes, 64
transmit data bytes, and 64 receive data bytes.
Once the CPU has set up a queue of QSPI commands, written the transmit data segment with information
to be sent, and enabled the QSPI, the QSPI operates independently of the CPU. The QSPI executes all of
the commands in its queue, sets a flag indicating completion, and then either interrupts the CPU or waits
for CPU intervention.
QSPI RAM is organized so that one byte of command data, one word of transmit data, and one word of
receive data correspond to each queue entry, 0x0 to 0x2F.
The CPU initiates QSPI operation by setting up a queue of QSPI commands in command RAM, writing
transmit data into transmit RAM, then enabling the QSPI. The QSPI executes the queued commands, sets
a completion flag (SPIF), and then either interrupts the CPU or waits for intervention.
There are four queue pointers. The CPU can access three of them through fields in QSPI registers. The
new queue pointer (NEWQP), contained in SPCR2, points to the first command in the queue. An internal
queue pointer points to the command currently being executed. The completed queue pointer (CPTQP),
contained in SPSR, points to the last command executed. The end queue pointer (ENDQP), contained in
SPCR2, points to the final command in the queue.
The internal pointer is initialized to the same value as NEWQP. During normal operation, the command
pointed to by the internal pointer is executed, the value in the internal pointer is copied into CPTQP, the
internal pointer is incremented, and then the sequence repeats. Execution continues at the internal pointer
address unless the NEWQP value is changed. After each command is executed, ENDQP and CPTQP are
Freescale Semiconductor
1
2
3
4
Master in slave out
Master out slave in
Serial clock
Peripheral chip selects
Peripheral chip select
Slave select
Slave select
All QSPI pins (except SCK) can be used as general-purpose I/O if they are not used by the QSPI while the QSPI is operating.
SCK can only be used for general-purpose I/O if the QSPI is disabled.
An output (PCS0) when the QSPI is in master mode.
An input (SS) when the QSPI is in slave mode.
An input (SS) when the QSPI is in master mode; useful in multimaster systems.
Pin Names
3
4
QSPI Operation
2
Mnemonic
PCS[1:3]
PCS0 /
MISO
MOSI
SCK
MPC561/MPC563 Reference Manual, Rev. 1.2
SS
SS
1
Table 15-20. QSPI Pin Functions
Master
Master
Master
Master
Master
Master
Mode
Slave
Slave
Slave
Slave
Serial data input to QSPI
Serial data output from QSPI
Serial data output from QSPI
Serial data input to QSPI
Clock output from QSPI clock
Input to QSPI
Outputs select peripheral(s)
Output selects peripheral(s)
Input selects the QSPI
May cause mode fault
Queued Serial Multi-Channel Module
Function
15-25

Related parts for MPC562MZP56