MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 795

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
17.11.8.2 MPIOSM Data Direction Register (MPIOSMDDR)
17.12 MIOS14 Interrupts
This section describes the interrupt functions of the MIOS14 and its submodules and how these interrupts
are passed to the CPU via the peripheral bus. Interrupt requests from the MIOS14 are treated as exceptions
by the CPU and are dealt with by the CPU’s exception processing routines. For a more detailed description
of exception processing in the relevant microprocessors, please refer
and to the RCPU Reference Manual.
17.12.1 MIOS14 Interrupt Structure
The MIOS14 and its submodules are capable of generating interrupts on different levels to be transmitted
to the CPU via the peripheral bus. Inside the MIOS14, all the information required for requesting and
servicing the interrupts are treated in two different sections:
The MIRSM gathers in service request flags from each group of up to 16 submodules and transfers those
requests to the MIOS14 interrupt control section (ICS).
interrupt architecture.
Freescale Semiconductor
SRESET
Bits
15:0
Bits
0:15
The interrupt request submodules (MIRSM)
The interrupt control section (ICS) of the MBISM
Field DDR
Addr
DDR15–
DDR0
DATA15–
DATA0
MSB
Name
Name
15
0
DDR
14
1
These bits are read/write data bits that define the data direction status for each implemented I/O
signal of the MPIOSM
0 = corresponding signal is input.
1 = corresponding signal is output.
Figure 17-33. MPIOSM Data Direction Register (MPIOSMDDR)
These bits are read/write data bits that define the value to be driven to the pad in output mode,
for each implemented I/O signal of the MPIOSM. The Msb is 15, Lsb is 0.
DDR
13
2
DDR
12
3
Table 17-34. MPIOSMDDR Bit Descriptions
Table 17-33. MPIOSMDR Bit Descriptions
MPC561/MPC563 Reference Manual, Rev. 1.2
DDR
11
4
DDR
10
5
DDR
0000_0000_0000_0000
9
6
DDR
0x30 6100
8
7
Figure 17-34
Description
Description
DDR
7
8
DDR
6
9
Chapter 3, “Central Processing
DDR
shows a block diagram of the whole
10
5
Modular Input/Output Subsystem (MIOS14)
DDR
11
4
DDR
12
3
DDR
13
2
DDR
14
1
DDR
15
0
Unit”
17-63

Related parts for MPC562MZP56