MC9328MX21SCVK Freescale Semiconductor, MC9328MX21SCVK Datasheet - Page 43

no-image

MC9328MX21SCVK

Manufacturer Part Number
MC9328MX21SCVK
Description
IC MCU I.MX21 266MHZ 289-MAPBGA
Manufacturer
Freescale Semiconductor
Series
i.MX21r
Datasheets

Specifications of MC9328MX21SCVK

Core Processor
ARM9
Core Size
32-Bit
Speed
266MHz
Connectivity
1-Wire, EBI/EMI, I²C, IrDA, MMC, SmartCard, SPI, SSI, UART/USART, USB OTG
Peripherals
DMA, I²S, LCD, POR, PWM, WDT
Number Of I /o
192
Program Memory Type
ROMless
Voltage - Supply (vcc/vdd)
1.45 V ~ 3.3 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
289-MAPBGA
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Ram Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9328MX21SCVK
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9328MX21SCVKR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
3.13
3.13.1
Figure
signals of the NFC at module level, and
(NFC) timing parameters are based on the internal NFC clock generated by the Clock Controller module,
where time T is the period of the NFC clock in ns. Per the i.MX21 Reference Manual, specifically the
Phase-Locked (PLL), Clock, and Reset Controller chapter, the NFC clock is derived from the same clock
which drives the CPU clock (FCLK) that is fed through the NFCDIV block to generate the NFC clock.
The relationship between the NFC clock and the external timing parameters of the NFC is provided in
Table
Table 29
22.17 MHz and 33.25 MHz. For example, assuming a 266 MHz FCLK (CPU clock), NFCDIV should be
set to divide-by-12 to generate a 22.17 MHz NFC clock and divide-by-8 to generate a 33.25 MHz NFC
clock. The user should compare the parameters of the selected NAND Flash memory with the NFC
external timing parameters to determine the proper NFC clock. The maximum NFC clock allowed is
66 MHz. It should also be noted that the default NFC clock on power up is 16.63 MHz.
Freescale Semiconductor
29.
33,
also provides two examples of external timing parameters with NFC clock frequencies of
External Memory Interface (EMI) Electricals
Figure
NAND-Flash Controller (NFC) Interface
34,
NFIO[7:0]
NFALE
NFWE
Figure
NFCLE
NFCE
Figure 33. Command Latch Cycle Timing DIagram
35, and
MC9328MX21 Technical Data, Rev. 3.4
NF6
NF1
NF3
Figure 36
Table 29
NF8
depict the relative timing requirements among different
NF5
lists the timing parameters. The NAND Flash Controller
command
NF4
NF9
NF2
NF7
Specifications
43

Related parts for MC9328MX21SCVK