ADSP-21266SKSTZ-2D Analog Devices Inc, ADSP-21266SKSTZ-2D Datasheet - Page 2

no-image

ADSP-21266SKSTZ-2D

Manufacturer Part Number
ADSP-21266SKSTZ-2D
Description
IC,DSP,32-BIT,CMOS,QFP,144PIN,PLASTIC
Manufacturer
Analog Devices Inc
Series
SHARC®r
Type
Fixed/Floating Pointr

Specifications of ADSP-21266SKSTZ-2D

Interface
DAI, SPI
Clock Rate
200MHz
Non-volatile Memory
ROM (512 kB)
On-chip Ram
256kB
Voltage - I/o
3.30V
Voltage - Core
1.20V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
144-LQFP
Device Core Size
32b
Architecture
Super Harvard
Format
Floating Point
Clock Freq (max)
200MHz
Mips
200
Device Input Clock Speed
200MHz
Ram Size
256KB
Program Memory Size
512KB
Operating Supply Voltage (typ)
1.2/3.3V
Operating Supply Voltage (min)
1.14/3.13V
Operating Supply Voltage (max)
1.26/3.47V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
144
Package Type
LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21266SKSTZ-2D
Manufacturer:
Analog Devices Inc
Quantity:
10 000
ADSP-21266
KEY FEATURES
Serial ports offer left-justified sample-pair and I
At 200 MHz (5 ns) core instruction rate, the ADSP-21266
Super Harvard Architecture—three independent buses for
2M bits on-chip dual-ported SRAM (1M bit block 0, 1M bit
4M bits on-chip dual-ported mask-programmable ROM
Dual data address generators (DAGs) with modulo and bit-
Zero-overhead looping with single-cycle loop setup,
Single instruction multiple data (SIMD) architecture
Transfers between memory and core at up to four 32-bit
Accelerated FFT butterfly computation through a multiply
DMA controller supports:
JTAG background telemetry for enhanced emulation
IEEE 1149.1 JTAG standard test access port and on-chip
Dual voltage: 3.3 V I/O, 1.2 V core
Available in 136-ball BGA and 144-lead LQFP packages; avail-
Digital audio interface includes six serial ports, two precision
via 12 programmable and simultaneous receive or trans-
mit pins, which support up to 24 transmit or 24 receive I
channels of audio when all 6 serial ports (SPORTs) are
enabled or 6 full duplex TDM streams of up to 128
channels per frame
operates at 1200 MFLOPS peak/800 MFLOPS sustained
performance whether operating on fixed- or floating-point
data; 400 MMACS sustained performance at 200 MHz
dual data fetch, instruction fetch, and nonintrusive, zero-
overhead I/O
block 1) for simultaneous access by core processor and
DMA
(2M bits in block 0 and 2M bits in block 1)
reverse addressing
providing efficient program sequencing
provides:
Two computational processing elements
Concurrent execution—each processing element executes
Parallelism in buses and computational units allows single
floating- or fixed-point words per cycle, sustained
2.4 GBps bandwidth at 200 MHz core instruction rate; 900
Mbps is available via DMA
with add and subtract instruction
22 zero-overhead DMA channels for transfers between the
32-bit background DMA transfers at core clock speed, in
features
emulation
able in RoHS compliant packages
clock generators, an input data port, three programmable
timers, and a signal routing unit
the same instruction, but operates on different data
cycle executions (with or without SIMD) of a multiply
operation; an ALU operation; a dual memory read or
write; and an instruction fetch
ADSP-21266 internal memory and serial ports (12), the
input data ports (IDP) (eight), the SPI-compatible port
(one), and the parallel port (one)
parallel with full-speed processor execution
2
S support
Rev. C | Page 2 of 44 | October 2007
2
S
Asynchronous parallel/external port provides:
Serial ports provide:
Input data port provides an additional input path to the
Signal routing unit (SRU) provides configurable and flexible
Serial peripheral interface (SPI)
Master or slave serial boot through SPI
Full-duplex operation
Master-slave mode multimaster support
Open-drain outputs
Programmable baud rates, clock polarities, and phases
3 muxed flag/IRQ lines
1 muxed flag/timer expired line
ROM-based security features:
PLL has a wide variety of software and hardware multi-
Access to asynchronous external memory
16 multiplexed address/data lines that can support 24-bit
66M byte/sec transfer rate for 200 MHz core rate
50M byte/sec transfer rate for 150 MHz core rate
256 word page boundaries
External memory access in a dedicated DMA channel
8- to 32-bit and 16- to 32-bit word packing options
Programmable wait state options: 2 to 31 CCLKs
Six dual data line serial ports that operate at up to
Left-justified sample-pair and I
TDM support for telecommunications interfaces including
Up to 12 TDM stream support, each with 128 channels
Companding selection on a per channel basis in TDM mode
SHARC core configurable as either eight channels of I
serial data or as seven channels plus a single 20-bit wide
synchronous parallel data acquisition port
Supports receive audio channel data in I
connections between all DAI components, six serial ports,
two precision clock generators, three timers, an input data
port/parallel data acquisition port, 10 interrupts, six flag
inputs, six flag outputs, and 20 SRU I/O pins (DAI_Px)
JTAG access to memory permitted with a 64-bit key
Protected memory regions that can be assigned to limit
plier/divider ratios
address external address range with 8-bit data or 16-bit
address external address range with 16-bit data
50M bits/sec for a 200 MHz core and up to 37.5M bits/sec
for a 150 MHz core on each data line—each has a clock,
frame sync, and two data lines that can be configured as
either a receiver or transmitter pair
direction for up to 24 simultaneous receive or transmit
channels using two I
serial port
128 TDM channel support for newer telephony inter-
faces such as H.100/H.110
per frame
sample pair, or right-justified mode
access under program control to sensitive code
2
S-compatible stereo devices per
2
S support, programmable
2
S, left-justified
2
S or

Related parts for ADSP-21266SKSTZ-2D