ISP1506BBS,557 NXP Semiconductors, ISP1506BBS,557 Datasheet - Page 35

RF Transceiver USB2.0 ULPI DDR OTG

ISP1506BBS,557

Manufacturer Part Number
ISP1506BBS,557
Description
RF Transceiver USB2.0 ULPI DDR OTG
Manufacturer
NXP Semiconductors
Datasheet

Specifications of ISP1506BBS,557

Operating Supply Voltage
1.65 V to 3.6 V
Mounting Style
SMD/SMT
Package / Case
HVQFN-24
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935278349557 ISP1506BBS
NXP Semiconductors
ISP1506A_ISP1506B_2
Product data sheet
Fig 14. High-speed receive-to-transmit packet timing
CLOCK
DP or
DATA
[3:0]
STP
NXT
DIR
DM
D
N 4
DATA
D
N 3
9.9 Preamble
D
EOP
N 2
Preamble packets are headers to low-speed packets that must travel over a full-speed
bus, between a host and a hub. To enter preamble mode, the link sets
XCVRSELECT[1:0] = 11b in the Function Control register. When in preamble mode, the
ISP1506 operates just as in full-speed mode, and sends all data with the full-speed rise
time and fall time. Whenever the link transmits a USB packet in preamble mode, the
ISP1506 will automatically send a preamble header at full-speed bit rate before sending
the link packet at low-speed bit rate. The ISP1506 will ensure a minimum gap of four
full-speed bit times between the last bit of the full-speed PRE PID and the first bit of the
low-speed packet SYNC. The ISP1506 will drive a J for at least one full-speed bit time
after sending the PRE PID, after which the pull-up resistor can hold the J state on the bus.
An example transmit packet is shown in
In preamble mode, the ISP1506 can also receive low-speed packets from the full-speed
bus.
(three to eight clocks)
D
N 1
RX end delay
D
N
turnaround
USB interpacket delay (8 to 192 high-speed bit times)
Rev. 02 — 28 August 2008
link decision time (1 to 14 clocks)
IDLE
Figure
ISP1506A; ISP1506B
15.
ULPI HS USB OTG transceiver
(one to two clocks)
TXCMD
TX start delay
© NXP B.V. 2008. All rights reserved.
SYNC
D0
004aaa892
34 of 79
D1

Related parts for ISP1506BBS,557