PEF2256EV22NP Lantiq, PEF2256EV22NP Datasheet - Page 175

PEF2256EV22NP

Manufacturer Part Number
PEF2256EV22NP
Description
Manufacturer
Lantiq
Datasheet

Specifications of PEF2256EV22NP

Number Of Transceivers
1
Screening Level
Industrial
Mounting
Surface Mount
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Lead Free Status / RoHS Status
Supplier Unconfirmed
Figure 58
7.4.7
Similar to the receive signaling controller the same signaling methods and the same time
slot assignment are provided. The FALC
link methods.
7.4.7.1
The transmit signaling controller of the FALC
generation, zero bit stuffing and programmable idle code generation. Buffering of
transmit data is done in the 64 byte deep XFIFO. The signaling information is internally
multiplexed with the data applied to port XDI or XSIG.
In signaling controller transparent mode, fully transparent data transmission without
HDLC framing is performed. Optionally the FALC
transmission of the XFIFO contents.
Operating in HDLC or BOM mode “flags” or “idle” are transmitted as interframe timefill.
The FALC
combinations of time slots can be programmed separately for the receive and transmit
direction if using HDLC channel 1. HDLC channel 2 and 3 support one programmable
time slot common for receive and transmit direction each.
7.4.7.2
The HDLC controller of channel 1 supports the signaling system #7 (SS7) which is
described in ITU-Q.703. The following description assumes, that the reader is familiar
with the SS7 protocol definition.
Data Sheet
®
Transmit Signaling Controller (T1/J1)
HDLC or LAPD access
Support of Signaling System #7
56 offers the flexibility to insert data during certain time slots. Any
Transmit Line Monitor Configuration (T1/J1)
XL1
XL2
®
175
Monitor
56 performs the following signaling and data
Line
TRI
®
56 performs the flag generation, CRC
®
Functional Description T1/J1
Shaper
56 supports the continuous
Pulse
XDATA
ITS10936
Rev. 1.1, 2005-06-13
PEF 2256 H/E
FALC
®
56

Related parts for PEF2256EV22NP