PEF2256EV22NP Lantiq, PEF2256EV22NP Datasheet - Page 324

PEF2256EV22NP

Manufacturer Part Number
PEF2256EV22NP
Description
Manufacturer
Lantiq
Datasheet

Specifications of PEF2256EV22NP

Number Of Transceivers
1
Screening Level
Industrial
Mounting
Surface Mount
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Lead Free Status / RoHS Status
Supplier Unconfirmed
CRC Error Counter 3 (Read)
CEC3L
CEC3H
CE(15:0)
CE(7:2)
CE(1:0)
Data Sheet
CE15
CE7
7
7
If FMR1.ECM is set every second (interrupt ISR3.SEC) the error
counter is latched and then reset automatically. The latched error
counter state should be read within the next second.
CRC Error Counter (detected at T Reference Point in S
GCR.ECMC = 0: If doubleframe format is selected, CEC3H/L has no
function. If CRC-multiframe mode is enabled, CEC3H/L works as
S
sequence 0010 and 0011in every received CRC submultiframe.
Incrementing the counter is only possible in the multiframe
synchronous state FRS0.LMFA = 0.
S
SA61 is received in frame 1 or 9 in every multiframe. The error
counter does not roll over.
During alarm simulation, the counter is incremented once per
submultiframe up to its saturation.
Multiframe Counter
GCR.ECMC = 1: This 6 bit counter increments with each multiframe
period in the asynchronous state FRS0.LFA/LMFA = 1.
During alarm simulation, the counter is incremented once per
multiframe up to its saturation.
Change of Frame Alignment Counter
GCR.ECMC = 1: This 2 bit counter increments with each detected
change of frame/multiframe alignment. The error counter does not roll
over.
During alarm simulation, the counter is incremented once per
multiframe up to its saturation.
Clearing and updating the counter is done according to bit
FMR1.ECM.
a
a
6-bit error indication counter (16 bits) which counts the S
6-bit sequence: SA61, SA62, SA63, SA64 = 0010 or 0011 where
324
Rev. 1.1, 2005-06-13
PEF 2256 H/E
CE0
CE8
E1 Registers
0
0
FALC
a
6 -Bit)
(5A)
(5B)
a
6-bit
®
56

Related parts for PEF2256EV22NP