PEF2256EV22NP Lantiq, PEF2256EV22NP Datasheet - Page 65

PEF2256EV22NP

Manufacturer Part Number
PEF2256EV22NP
Description
Manufacturer
Lantiq
Datasheet

Specifications of PEF2256EV22NP

Number Of Transceivers
1
Screening Level
Industrial
Mounting
Surface Mount
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Lead Free Status / RoHS Status
Supplier Unconfirmed
Test handling (boundary scan operation) is performed using the pins TCK (Test Clock),
TMS (Test Mode Select), TDI (Test Data Input) and TDO (Test Data Output) when the
TAP controller is not in its reset state, that means TRS is connected to V
unconnected due to its internal pull up. Test data at TDI is loaded with a clock signal
connected to TCK. "1" or "0" on TMS causes a transition from one controller state to
another; constant "1" on TMS leads to normal operation of the chip. The state machine
is shown in
An input pin (I) uses one boundary scan cell (data in), an output pin (O) uses two cells
(data out and enable) and an I/O-pin (I/O) uses three cells (data in, data out and enable).
Note that most functional output and input pins of the FALC
boundary scan, hence using three cells. The desired test mode is selected by serially
loading a 8-bit instruction code into the instruction register through TDI (LSB first).
EXTEST is used to examine the interconnection of the devices on the board. In this test
mode at first all input pins capture the current level on the corresponding external
interconnection line, whereas all output pins are held at constant values ("0" or "1"). Then
the contents of the boundary scan is shifted to TDO. At the same time the next scan
vector is loaded from TDI. Subsequently all output pins are updated according to the new
boundary scan contents and all input pins again capture the current external level
afterwards, and so on.
SAMPLE is a test mode which provides a snapshot of pin levels during normal operation.
IDCODE: A 32-bit identification register is serially read out on pin TDO. It contains the
version number (4 bits), the device code (16 bits) and the manufacturer code (11 bits).
The LSB is fixed to "1".
The ID code field is set to: 0100 0000 0000 1011 1110 0000 1000 0011
Version = 4
BYPASS: A bit entering TDI is shifted to TDO after one TCK clock cycle.
An alphabetical overview of all TAP controller operation codes is given in
Table 11
TAP Instruction
BYPASS
EXTEST
IDCODE
SAMPLE
reserved for device test
Data Sheet
H,
Figure
Part Number = 00BE
TAP Controller Instruction Codes
11.
H
, Manufacturer = 083
65
Instruction Code
11111111
00000000
00000100
00000001
01010011
Functional Description E1/T1/J1
H
(including LSB, fixed to "1")
®
56 are tested as I/O pins in
Rev. 1.1, 2005-06-13
PEF 2256 H/E
DD
Table
or it remains
FALC
11.
®
56

Related parts for PEF2256EV22NP