AD7982BRMZ Analog Devices Inc, AD7982BRMZ Datasheet - Page 21

IC ADC 18BIT 1MSPS PULSAR 10MSOP

AD7982BRMZ

Manufacturer Part Number
AD7982BRMZ
Description
IC ADC 18BIT 1MSPS PULSAR 10MSOP
Manufacturer
Analog Devices Inc
Series
PulSAR®r
Datasheet

Specifications of AD7982BRMZ

Data Interface
DSP, MICROWIRE™, QSPI™, Serial, SPI™
Design Resources
Converting a Single-Ended Signal with AD7982 Differential PulSAR ADC (CN0032) Precision Single-Supply Differential ADC Driver for Industrial-Level Signals (CN0180)
Number Of Bits
18
Sampling Rate (per Second)
1M
Number Of Converters
1
Power Dissipation (max)
8.6mW
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
10-TFSOP (0.118", 3.00mm Width)
Resolution (bits)
18bit
Sampling Rate
1MSPS
Input Channel Type
Differential
Supply Voltage Range - Analog
2.375V To 2.625V
Supply Current
350nA
Package
10MSOP
Resolution
18 Bit
Architecture
SAR
Number Of Analog Inputs
1
Digital Interface Type
Serial (3-Wire, 4-Wire, SPI, QSPI, Microwire)
Input Type
Voltage
Signal To Noise Ratio
98(Typ) dB
Polarity Of Input Voltage
Bipolar
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7982BRMZ
Manufacturer:
ADI
Quantity:
1 000
Part Number:
AD7982BRMZ
Manufacturer:
TI
Quantity:
30
Part Number:
AD7982BRMZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7982BRMZ-REEL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7982BRMZ-REEL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7982BRMZRL7
Manufacturer:
ADI
Quantity:
1 000
Part Number:
AD7982BRMZRL7
Manufacturer:
AD
Quantity:
1 234
Part Number:
AD7982BRMZRL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
CHAIN MODE WITHOUT BUSY INDICATOR
This mode can be used to daisy-chain multiple AD7982s on
a 3-wire serial interface. This feature is useful for reducing
component count and wiring connections, for example, in
isolated multiconverter applications or for systems with a
limited interfacing capacity. Data readback is analogous to
clocking a shift register.
A connection diagram example using two AD7982s is shown in
Figure 37, and the corresponding timing is given in Figure 38.
When SDI and CNV are low, SDO is driven low. With SCK low,
a rising edge on CNV initiates a conversion, selects the chain
mode, and disables the busy indicator. In this mode, CNV is
SDO
ACQUISITION
SDI
A
t
HSCKCNV
= SDI
CNV
SCK
SDO
A
= 0
B
B
CONVERSION
t
SSCKCNV
t
CONV
t
EN
SDI
t
t
HSDO
DSDO
Figure 38. Chain Mode Without Busy Indicator Serial Interface Timing
AD7982
Figure 37. Chain Mode Without Busy Indicator Connection Diagram
D
D
CNV
SCK
1
A
B
A
17
17
t
SSDISCK
D
D
2
A
B
SDO
16
16
D
D
3
A
B
15
15
Rev. A | Page 21 of 24
t
SCKL
SDI
t
HSDISCK
16
AD7982
CNV
SCK
B
t
D
D
17
CYC
A
B
held high during the conversion phase and the subsequent data
readback. When the conversion is complete, the MSB is output
onto SDO and the AD7982 enters the acquisition phase and
powers down. The remaining data bits stored in the internal
shift register are clocked by subsequent SCK falling edges. For
each ADC, SDI feeds the input of the internal shift register and
is clocked by the SCK falling edge. Each ADC in the chain
outputs its data MSB first, and 18 × N clocks are required to
read back the N ADCs. The data is valid on both SCK edges.
Although the rising edge can be used to capture the data, a
digital host using the SCK falling edge allows a faster reading
rate and consequently more AD7982s in the chain, provided the
digital host has an acceptable hold time. The maximum conversion
rate may be reduced due to the total readback time.
1
1
ACQUISITION
t
SCK
t
SCKH
t
SDO
D
D
18
ACQ
A
B
0
0
D
19
A
17
CONVERT
DATA IN
CLK
DIGITAL HOST
D
20
A
16
34
D
35
A
1
D
36
A
0
AD7982

Related parts for AD7982BRMZ