IS43DR86400B-3DBL ISSI, Integrated Silicon Solution Inc, IS43DR86400B-3DBL Datasheet
IS43DR86400B-3DBL
Specifications of IS43DR86400B-3DBL
Available stocks
Related parts for IS43DR86400B-3DBL
IS43DR86400B-3DBL Summary of contents
Page 1
... IS43/46DR86400B, IS43/46DR16320B 512Mb (x8, x16) DDR2 SDRAM FEATURES • Clock frequency up to 400MHz • Posted CAS • Programmable CAS Latency and 6 • Programmable Additive Latency and 5 • Write Latency = Read Latency-1 • Programmable Burst Sequence: Sequential or Interleave • Programmable Burst Length: 4 and 8 • ...
Page 2
... IS43/46DR86400B, IS43/46DR16320B Package Ball-out and Description DDR2 SDRAM (64Mx8) 60-ball BGA Ball-out (Top-View) (10. 10.50 mm Body, 0.8 mm pitch) Symbol Description CK, CK# Input clocks CKE Clock enable CS# Chip Select RAS#,CAS#,WE# Command control pins A[13:0] Address BA[1:0] Bank Address DQ[7:0] I/O DQS, DQS# ...
Page 3
... IS43/46DR86400B, IS43/46DR16320B DDR2 SDRAM (32Mx16) 84-ball BGA Ball-out (Top-View) (10. 13.00 mm Body, 0.8 mm pitch) Symbol Description CK, CK# Input clocks CKE Clock enable CS# Chip Select RAS#,CAS#,WE# Command control inputs A[12:0] Address BA[1:0] Bank Address DQ[15:0] I/O UDQS, UDQS# Upper Byte Data Strobe ...
Page 4
... B. While applying power, attempt to maintain CKE below 0.2 x VDDQ and ODT undefined, voltage levels at I/Os and outputs must be less than VDDQ during voltage ramp time to avoid DRAM latch- up. During the ramping of the supply voltages, VDD ≥ VDDL ≥ VDDQ must be maintained and is applicable to both AC and DC levels until the ramping of the supply voltages is complete, which is when VDDQ crosses VDDQ min ...
Page 5
... The mode register is written by asserting LOW on CS#, RAS#, CAS#, WE#, BA0 and BA1, while controlling the state of address pins A0 – A13. The DDR2 SDRAM should be in all bank precharge with CKE already HIGH prior to writing into the mode register. The mode register set command cycle time (tMRD) is required to complete the write operation to the mode register. The mode register contents can be changed using the same command and clock cycle requirements during normal operation as long as all banks are in the precharge state ...
Page 6
... Extended mode register 1 is written by asserting LOW on CS#, RAS#, CAS#, WE#, BA1 and HIGH on BA0, and controlling pins A0 - A13. The DDR2 SDRAM should be in all bank precharge with CKE already HIGH prior to writing into the extended mode register. The mode register set command cycle time (tMRD) must be satisfied to complete the write operation to the extended mode register ...
Page 7
... Therefore, the extended mode register must be programmed during initialization for proper operation. The extended mode register 2 is written by asserting LOW on CS, RAS, CAS, WE, BA0, and HIGH on BA1, while controlling pins A0-A13. The DDR2 SDRAM should be in all bank precharge state with CKE already HIGH prior to writing into extended mode register 2. The mode register set command cycle time (tMRD) must be satisfied to complete the write operation to the extended mode register 2. Mode register contents can Integrated Silicon Solution, Inc. – ...
Page 8
IS43/46DR86400B, IS43/46DR16320B be changed using the same command and clock cycle requirements during normal operation as long as all banks are in precharge state. Extended Mode Register 2 (EMR[2]) Diagram Address Mode Field Register BA1 1 BA0 0 (1) 0 ...
Page 9
... Note: All bits in EMR[3] except BA0 and BA1 are reserved for future use and must be set to 0 when programming the EMR[3]. Truth Tables Operation or timing that is not specified is illegal, and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. ...
Page 10
... The Power Down does not perform any refresh operations. The duration of Power Down Mode is therefore limited by the refresh requirements outlined in this datasheet. 14. CKE must be maintained HIGH while the DDRII SDRAM is in OCD calibration mode. 15. “X” means “Don’t Care (including floating around VREF)” in Self Refresh and Power Down. However ODT must be driven HIGH or LOW in Power Down if the ODT function is enabled (Bit set to “ ...
Page 11
... Operations already in progress are not affected. DESELECT is also referred to as COMMAND INHIBIT. NO OPERATION (NOP) The NO OPERATION (NOP) command is used to instruct the selected DDR2 SDRAM to perform a NOP (CS# is LOW; RAS#, CAS#, and WE# are HIGH). This prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected ...
Page 12
... REFRESH command. SELF REFRESH The SELF REFRESH command can be used to retain data in the DDR2 SDRAM, even if the rest of the system is powered down. When in the self refresh mode, the DDR2 SDRAM retains data without external clocking. All power supply inputs (including VREF) must be maintained at valid levels upon entry/exit and during SELF REFRESH operation ...
Page 13
IS43/46DR86400B, IS43/46DR16320B ODT Timing for Precharge Power-Down Mode 0 CK# CK CKE ODT Internal Term. Resistance Note: Both ODT to Power Down Endtry and Exit Latencies tANPD and tAXPD are not met, therefore Power-Down Mode timings have to be applied. ...
Page 14
... Storage Temperature is the case surface temperature on the center/top side of the DRAM. 3. VDD and VDDQ must be within 300mV of each other at all times; and VREF must be not greater than 0.6 x VDDQ. When VDD and VDDQ and VDDL are less than 500mV, VREF may be equal to or less than 300mV ...
Page 15
IS43/46DR86400B, IS43/46DR16320B AC and DC Logic Input Levels Single-ended DC Input Logic Level Symbol VIH(DC) VIL(DC) Single-ended AC Input logic level Symbol Parameter VIH(AC) AC input logic HIGH VIL(AC) AC input logic LOW Note: Refer to Overshoot and Undershoot Specification ...
Page 16
IS43/46DR86400B, IS43/46DR16320B 2. The typical value of VIX(AC) is expected to be about 0.5 x VDDQ of the transmitting device and VIX(AC) is expected to track variations in VDDQ. VIX(AC) indicates the voltage at which differential input signals must cross. ...
Page 17
... Output slew rate Notes: 1. Absolute Specifications (TOPER; VDD = +1.8V ±0.1V, VDDQ = +1.8V ±0.1V). DRAM I/O specifications for timing, voltage, and slew rate are no longer applicable if OCD is changed from default settings. 2. Impedance measurement condition for output source DC current: VDDQ = 1.7 V; VOUT = 1420 mV; (VOUT-VDDQ)/IOH must be less than 23.4 Ω for values of VOUT between VDDQ and VDDQ - 280 mV. Impedance measurement condition for output sink DC current: VDDQ = 1.7 V ...
Page 18
IS43/46DR86400B, IS43/46DR16320B ODT DC Electrical Characteristics Parameter/Condition Rtt effective impedance value for EMRS(A6=0, A2=1); 75 ohm Rtt effective impedance value for EMRS(A6=1, A2=0); 150 ohm Rtt effective impedance value for EMRS(A6=A2=1); 50 ohm Deviation of VM with respect to VDDQ/2 ...
Page 19
IS43/46DR86400B, IS43/46DR16320B IDD Specifications and Conditions IDD Measurement Conditions Symbol Parameter/Condition Operating Current - One bank Active - Precharge: IDD0 tRC = tRCmin; tCK =tCKmin ; Databus inputs are SWITCHING; Address and control inputs are SWITCHING, CS# = HIGH between ...
Page 20
IS43/46DR86400B, IS43/46DR16320B IDD Specifications Symbol Configuration x8 IDD0 x16 x8 IDD1 x16 IDD2P x8/x16 x8 IDD2N x16 x8 IDD2Q x16 IDD3Pf x8/x16 IDD3Ps x8/x16 x8 IDD3N x16 x8 IDD4R x16 x8 IDD4W x16 IDD5B x8/x16 IDD6 x8/x16 x8 IDD7 x16 ...
Page 21
IS43/46DR86400B, IS43/46DR16320B AC Characteristics (AC Operating Conditions Unless Otherwise Noted) Parameter Symbol Row Cycle Time Auto Refresh Row Cycle Time Row Active Time Row Actvie to Column Address Delay tRRD(x8) Row Active to Row Active Delay tRRD(x16) Column Address to ...
Page 22
IS43/46DR86400B, IS43/46DR16320B AC Characteristics (AC Operating Conditions Unless Otherwise Noted) Parameter Symbol Data-In Hold Time to DQS-In (DQ, DM) DQS falling edge from CLK rising Setup Time DQS falling edge from CLK rising Hold Time DQ & DM Pulse Width ...
Page 23
... A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device. (Note: tRFC depends on DRAM density) 12. For each of the terms, if not already an integer, round to the next highest integer. tCK refers to the application clock period. WR refers to the WR parameter stored in the MRS ...
Page 24
IS43/46DR86400B, IS43/46DR16320B Reference Loads, Slew Rates and Slew Rate Derating 1. Reference Load for Timing Measurements Figure AC Timing Reference Load represents the timing reference load used in defining the relevant timing parameters of the part not intended ...
Page 25
... IS43DR16320B-37CBL 5-5-5 IS43DR86400B-3DBL IS43DR16320B-3DBL 6-6-6 IS43DR16320B-25EBL 5-5-5 IS43DR16320B-25DBL = − 40°C to +85°C A CL-t -t Order Part No. RCD RP 4-4-4 IS43DR86400B-37CBLI IS43DR16320B-37CBLI 5-5-5 IS43DR86400B-3DBLI IS43DR16320B-3DBLI IS43DR16320B-3DBI 6-6-6 IS43DR86400B-25EBLI IS43DR16320B-25EBLI 5-5-5 IS43DR86400B-25DBLI IS43DR16320B-25DBLI = − 40°C to +85°C A CL-t -t Order Part No. RCD RP 4-4-4 IS46DR86400B-37CBLA1 IS46DR16320B-37CBLA1 5-5-5 ...
Page 26
IS43/46DR86400B, IS43/46DR16320B PACKAGE OUTLINE DRAWING 60-ball FBGA: Fine Pitch Ball Grid Array Outline (x8) Integrated Silicon Solution, Inc. – www.issi.com – Rev. D, 10/20/2010 26 ...
Page 27
IS43/46DR86400B, IS43/46DR16320B PACKAGE OUTLINE DRAWING 84-ball FBGA: Fine Pitch Ball Grid Array Outline (x16) Integrated Silicon Solution, Inc. – www.issi.com – Rev. D, 10/20/2010 27 ...