EP3SL150F1152C3N Altera, EP3SL150F1152C3N Datasheet - Page 23

IC STRATX III FPGA 150K 1152FBGA

EP3SL150F1152C3N

Manufacturer Part Number
EP3SL150F1152C3N
Description
IC STRATX III FPGA 150K 1152FBGA
Manufacturer
Altera
Series
Stratix® IIIr

Specifications of EP3SL150F1152C3N

Number Of Logic Elements/cells
142500
Number Of Labs/clbs
5700
Total Ram Bits
6390
Number Of I /o
744
Voltage - Supply
0.86 V ~ 1.15 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-FBGA
For Use With
544-2568 - KIT DEVELOPMENT STRATIX III
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2408
EP3SL150F1152C3NES

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3SL150F1152C3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP3SL150F1152C3N
Manufacturer:
XILINX
0
Part Number:
EP3SL150F1152C3N
Manufacturer:
ALTERA
0
Part Number:
EP3SL150F1152C3NES
Manufacturer:
ALTERA
0
Chapter 1: Stratix III Device Datasheet: DC and Switching Characteristics
Switching Characteristics
Table 1–25. True and Emulated LVDS Specifications for Stratix III Devices
Table 1–26. DPA Lock Time Specifications for Stratix III Devices
© July 2010 Altera Corporation
Non DPA Mode
Sampling Window
Notes to
(1) When J = 3 to 10, the SERDES block is used.
(2) When J = 1 or 2, the SERDES block is bypassed.
(3) Clock Boost Factor (W) is the ratio between the input data rate to the input clock rate.
(4) The minimum and maximum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or
(5) The t
(6) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. Consider the board skew margin, transmitter
(7) This is achieved by using the LVDS and DPA clock network.
(8) If the receiver (with DPA enabled) and the transmitter are using shared PLLs, the minimum data rate is 150 Mbps.
(9) This is only applied to DPA and Soft-CDR modes.
SPI-4
Parallel Rapid
I/O
Standard
local) used. The I/O differential buffer and input register do not have a minimum toggle rate.
delay margin, as well as the receiver sampling margin to determine the maximum data rate supported.
Symbol
Table
xJitter
specification is for the true LVDS I/O standard only.
1–25:
0000000000
1111111111
00001111
10010000
Training
Pattern
Conditions
Table 1–26
Transitions
of Training
Repetition
Number of
Pattern
in one
Data
lists the DPA lock time specifications for Stratix III devices.
2
2
4
repetitions
Number of
Transition
C2
per 256
Data
128
128
(4)
64
300
PLL calibration
PLL calibration
PLL calibration
with DPA PLL
with DPA PLL
with DPA PLL
Condition
without DPA
without DPA
without DPA
calibration
calibration
calibration
(Note
C3, I3
1), (2),
(5)
(Note
300
3×256 data transitions +
3×256 data transitions +
3×256 data transitions +
(3)
2×96 slow clock cycles
2×96 slow clock cycles
2×96 slow clock cycles
1),
256 data transitions
256 data transitions
256 data transitions
(Part 1 of 2)
(2)
(Part 3 of 3)
Min
(6)
(6)
(6)
Stratix III Device Handbook, Volume 2
C4, I4
300
Typ
C4L, I4L
Max
1–23
300
ps

Related parts for EP3SL150F1152C3N