EP3SL150F1152C3N Altera, EP3SL150F1152C3N Datasheet - Page 282

IC STRATX III FPGA 150K 1152FBGA

EP3SL150F1152C3N

Manufacturer Part Number
EP3SL150F1152C3N
Description
IC STRATX III FPGA 150K 1152FBGA
Manufacturer
Altera
Series
Stratix® IIIr

Specifications of EP3SL150F1152C3N

Number Of Logic Elements/cells
142500
Number Of Labs/clbs
5700
Total Ram Bits
6390
Number Of I /o
744
Voltage - Supply
0.86 V ~ 1.15 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-FBGA
For Use With
544-2568 - KIT DEVELOPMENT STRATIX III
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2408
EP3SL150F1152C3NES

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3SL150F1152C3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP3SL150F1152C3N
Manufacturer:
XILINX
0
Part Number:
EP3SL150F1152C3N
Manufacturer:
ALTERA
0
Part Number:
EP3SL150F1152C3NES
Manufacturer:
ALTERA
0
1–282
Table 1–129. EP3SE110 Column Pin Delay Adders for Regional Clock
Table 1–130. EP3SE110 Row Pin Delay Adders for Regional Clock
Stratix III Device Handbook, Volume 2
RCLK input adder
RCLK PLL input adder
RCLK output adder
RCLK PLL output adder
RCLK input adder
RCLK PLL input adder
RCLK output adder
RCLK PLL output adder
Parameter
Parameter
Table 1–129
that must be added to the GCLK values. Use these adder values to determine I/O
timing when the I/O pin is driven using the regional clock. This applies to all I/O
standards supported by Stratix III devices.
Table 1–129
clock.
Table 1–130
Industrial
Industrial
-0.003
-0.103
-0.281
-2.121
0.111
2.506
0.116
0.02
Fast Model
Fast Model
and
lists the EP3SE110 column pin delay adders when using the regional
lists the EP3SE110 row pin delay adders when using the regional clock.
Commercial
Commercial
-0.002
-0.105
-0.062
-1.833
Table 1–130
2.513
0.122
0.019
0.14
-0.079 -0.074 -0.074 -0.072 -0.128 0.056
-0.162 -0.179 -0.194 -0.185 -0.322 -0.167 -0.183 -0.175 -0.324
3.782
1.1 V
0.001
0.192
0.027
1.1 V
-2.75
V
V
0.19
C2
C2
CCL
CCL
list the EP3SE110 regional clock (RCLK) adder values
=
=
Chapter 1: Stratix III Device Datasheet: DC and Switching Characteristics
-2.908 -3.127 -3.057 -3.165 -2.959 -3.157 -2.903 -3.172
-0.012
0.103
4.081
0.212
0.041
1.1 V
1.1 V
V
V
C3
C3
CCL
CCL
=
=
0.105
4.579
0.227
0.044
1.1 V
-0.01
V
1.1 V
V
C4
CCL
C4
CCL
=
=
0.103
4.381
-0.017
1.1 V
0.217
0.048
V
1.1 V
V
CCL
CCL
=
=
C4L
C4L
0.177
4.923
-0.038 0.051
0.9 V
0.078
0.375
V
0.9 V
V
CCL
CCL
=
=
© July 2010 Altera Corporation
0.085
4.222
1.1 V
V
0.198
-0.02
1.1 V
V
I3
CCL
CCL
I3
=
=
0.101
4.603
0.051
1.1 V
0.219
0.057
V
-0.02
1.1 V
V
I4
CCL
CCL
I4
=
=
I/O Timing
-0.016
0.098
4.401
0.054
0.209
0.051
1.1 V
V
1.1 V
V
CCL
CCL
=
=
I4L
I4L
-0.055
0.146
4.984
0.379
-0.04
0.9 V
0.9 V
V
V
0.08
CCL
CCL
=
=
Units
Units
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for EP3SL150F1152C3N