EP1S25F1020C6 Altera, EP1S25F1020C6 Datasheet - Page 106

no-image

EP1S25F1020C6

Manufacturer Part Number
EP1S25F1020C6
Description
IC STRATIX FPGA 25K LE 1020-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S25F1020C6

Number Of Logic Elements/cells
25660
Number Of Labs/clbs
2566
Total Ram Bits
1944576
Number Of I /o
706
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1020-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S25F1020C6
Manufacturer:
QUALCOMM
Quantity:
396
Part Number:
EP1S25F1020C6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S25F1020C6
Manufacturer:
ALTERA
0
Part Number:
EP1S25F1020C6
Manufacturer:
ALTERA
Quantity:
5
Part Number:
EP1S25F1020C6
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP1S25F1020C6ES
Manufacturer:
ALTERA
0
Part Number:
EP1S25F1020C6N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S25F1020C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S25F1020C6N
Manufacturer:
ALTERA
Quantity:
5
Part Number:
EP1S25F1020C6N
Manufacturer:
ALTERA
Quantity:
20 000
PLLs & Clock Networks
2–92
Stratix Device Handbook, Volume 1
bandwidth is tuned by varying the charge pump current, loop filter
resistor value, high frequency capacitor value, and m counter value. You
can manually adjust these values if desired. Bandwidth is programmable
from 200 kHz to 1.5 MHz.
External Clock Outputs
Enhanced PLLs 5 and 6 each support up to eight single-ended clock
outputs (or four differential pairs). Differential SSTL and HSTL outputs
are implemented using 2 single-ended output buffers which are
programmed to have opposite polarity. In Quartus II software, simply
assign the appropriate differential I/O standard and the software will
implement the inversion. See
Figure
2–55.
Altera Corporation
July 2005

Related parts for EP1S25F1020C6