EP1S30F780I6N Altera, EP1S30F780I6N Datasheet - Page 17

IC STRATIX FPGA 30K LE 780-FBGA

EP1S30F780I6N

Manufacturer Part Number
EP1S30F780I6N
Description
IC STRATIX FPGA 30K LE 780-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S30F780I6N

Number Of Logic Elements/cells
32470
Number Of Labs/clbs
3247
Total Ram Bits
3317184
Number Of I /o
597
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S30F780I6N
Manufacturer:
ALTERA
Quantity:
996
Part Number:
EP1S30F780I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S30F780I6N
Manufacturer:
ALTERA
0
Logic Array
Blocks
Altera Corporation
July 2005
EP1S10
EP1S20
EP1S25
EP1S30
EP1S40
EP1S60
EP1S80
Table 2–1. Stratix Device Resources
Device
Columns/Blocks
M512 RAM
10 / 574
11 / 767
6 / 194
6 / 224
7 / 295
8 / 384
4 / 94
The number of M512 RAM, M4K RAM, and DSP blocks varies by device
along with row and column numbers and M-RAM blocks.
the resources available in Stratix devices.
Each LAB consists of 10 LEs, LE carry chains, LAB control signals, local
interconnect, LUT chain, and register chain connection lines. The local
interconnect transfers signals between LEs in the same LAB. LUT chain
connections transfer the output of one LE’s LUT to the adjacent LE for fast
sequential LUT connections within the same LAB. Register chain
connections transfer the output of one LE’s register to the adjacent LE’s
register within an LAB. The Quartus
within an LAB or adjacent LABs, allowing the use of local, LUT chain,
and register chain connections for performance and area efficiency.
Figure 2–2
Columns/Blocks
M4K RAM
3 / 138
3 / 171
3 / 183
4 / 292
4 / 364
2 / 60
2 / 82
shows the Stratix LAB.
M-RAM
Blocks
1
2
2
4
4
6
9
Columns/Blocks
DSP Block
®
2 / 10
2 / 10
2 / 12
2 / 14
2 / 18
2 / 22
2 / 6
II Compiler places associated logic
Stratix Device Handbook, Volume 1
Columns
LAB
101
40
52
62
67
77
90
Stratix Architecture
Table 2–1
LAB Rows
30
41
46
57
61
73
91
lists
2–3