EP4SGX290KF40C3N Altera, EP4SGX290KF40C3N Datasheet - Page 663
EP4SGX290KF40C3N
Manufacturer Part Number
EP4SGX290KF40C3N
Description
IC STRATIX IV GX 290K 1517FBGA
Manufacturer
Altera
Series
Stratix® IV GXr
Datasheets
1.EP4SGX110DF29C3N.pdf
(80 pages)
2.EP4SGX110DF29C3N.pdf
(1154 pages)
3.EP4SGX110DF29C3N.pdf
(432 pages)
4.EP4SGX110DF29C3N.pdf
(22 pages)
5.EP4SGX110DF29C3N.pdf
(30 pages)
6.EP4SGX110DF29C3N.pdf
(72 pages)
Specifications of EP4SGX290KF40C3N
Number Of Logic Elements/cells
291200
Number Of Labs/clbs
11648
Total Ram Bits
17248
Number Of I /o
744
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1517-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2624
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
- EP4SGX110DF29C3N PDF datasheet
- EP4SGX110DF29C3N PDF datasheet #2
- EP4SGX110DF29C3N PDF datasheet #3
- EP4SGX110DF29C3N PDF datasheet #4
- EP4SGX110DF29C3N PDF datasheet #5
- EP4SGX110DF29C3N PDF datasheet #6
- Current page: 663 of 1154
- Download datasheet (32Mb)
Chapter 1: Transceiver Architecture in Stratix IV Devices
Transceiver Port Lists
Table 1–75. Stratix IV GX and GT ALTGX Megafunction Ports: CMU (Part 2 of 2)
Table 1–76. Stratix IV GX and GT ALTGX Megafunction Ports: Dynamic Reconfiguration (Part 1 of 2)
February 2011 Altera Corporation
pll_powerdown
coreclkout
reconfig_clk
Port Name
Port Name
Table 1–76
Output
Output
Output
Input/
Input
Input/
Input
lists the ALTGX megafunction dynamic reconfiguration ports.
DC and Switching
refer the device
Characteristics
Clock Domain
Asynchronous
requirements,
Clock Domain
For minimum
Clock signal
pulse width
Clock signal
chapter.
signal.
CMU PLL power down.
■
■
Note: Asserting the pll_powerdown signal does
not power down the REFCLK buffers.
FPGA fabric-transceiver interface clock.
■
■
■
■
■
Dynamic reconfiguration clock.
■
■
■
Asserted high—the CMU PLL is powered
down.
De-asserted low—the CMU PLL is active and
locks to the input reference clock.
Generated by the CMU0 clock divider in the
transceiver block in ×4 bonded channel
configurations.
Generated by the CMU0 clock divider in the
master transceiver block in ×8 bonded channel
configurations.
Not available in non-bonded channel
configurations.
Use to clock the write port of the transmitter
phase compensation FIFOs in all bonded
channels and to clock parallel data tx_datain
from the FPGA fabric into the transmitter
phase compensation FIFO of all bonded
channels.
Use to clock the read port of the receiver
phase compensation FIFOs in all bonded
channels with rate match FIFO enabled and to
clock parallel data rx_dataout from the
receiver phase compensation FIFOs of all
bonded channels (with rate match FIFO
enabled) into the FPGA fabric.
Also used for offset cancellation in all modes
except PCIe mode.
If configured in Transmitter only mode—the
frequency range is 2.5 MHz to 50 MHz.
If configured in Receiver only or Receiver
and Transceiver mode—the frequency
range of this clock is 37.5 MHz to 50 MHz.
Description
Description
Stratix IV Device Handbook Volume 2: Transceivers
Transceiver
Transceiver
Scope
Scope
block
block
1–219
Related parts for EP4SGX290KF40C3N
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
CYCLONE II STARTER KIT EP2C20N
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 30 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 7ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Classic EPLD
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 25 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet: