EZ80L92AZ050SG Zilog, EZ80L92AZ050SG Datasheet - Page 151

IC WEBSERVER 50MHZ 100LQFP

EZ80L92AZ050SG

Manufacturer Part Number
EZ80L92AZ050SG
Description
IC WEBSERVER 50MHZ 100LQFP
Manufacturer
Zilog
Datasheet

Specifications of EZ80L92AZ050SG

Processor Type
eZ80
Features
High Speed, Single-Cycle Instruction-Fetch
Speed
50MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
100-LQFP
Processor Series
EZ80L92x
Core
eZ80
Data Bus Width
8 bit
Program Memory Size
64 KB
Interface Type
I2C, SPI, UART
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
24
Number Of Timers
6
Operating Supply Voltage
3 V to 3.6 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Development Tools By Supplier
eZ80L920210ZCO
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-3878
EZ80L92AZ050SG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EZ80L92AZ050SG
Manufacturer:
Everlight
Quantity:
12 000
Part Number:
EZ80L92AZ050SG
Manufacturer:
Zilog
Quantity:
10 000
PS013014-0107
Table 75. I
If 10-bit addressing is being used, then the status code is
a 10-bit address plus the Write bit are successfully transmitted.
After this interrupt is serviced and the second part of the 10-bit address is transmitted, the
I2C_SR register contains one of the codes in
Code
18h
20h
38h
68h
78h
B0h
Notes:
1. W is defined as the Write bit; i.e., the lsb is cleared to 0.
2. AAK is defined as the I 2 C Acknowledge bit.
I
Addr+W transmitted
ACK received
Addr+W transmitted,
ACK not received
Arbitration lost
Arbitration lost,
+W received,
ACK transmitted
Arbitration lost,
General call addr
received, ACK
transmitted
Arbitration lost,
SLA+R received,
ACK transmitted
2
2
C Master Transmit Status Codes
C State
1
,
MCU Response
For a 7-bit address: write
byte to DATA, clear IFLG
Or set STA, clear IFLG
Or set STP, clear IFLG
Or set STA & STP, clear
IFLG
For a 10-bit address: write
extended address byte to
DATA, clear IFLG
Same as code 18h
Clear IFLG
Or set STA, clear IFLG
Clear IFLG, AAK = 0
Or clear IFLG, AAK = 1
Same as code 68h
Write byte to DATA, clear
IFLG, clear AAK = 0
Or write byte to DATA, clear
IFLG, set AAK = 1
Table
76.
2
18h
or
Product Specification
20h
Next I
Transmit data byte,
receive ACK
Transmit repeated
START
Transmit STOP
Transmit STOP then
START
Transmit extended
address byte
Same as code 18h
Return to idle
Transmit START when
bus is free
Receive data byte,
transmit NACK
Receive data byte,
transmit ACK
Same as code 68h
Transmit last byte,
receive ACK
Transmit data byte,
receive ACK
after the first part of
I
2
C Serial I/O Interface
2
C Action
145

Related parts for EZ80L92AZ050SG