AC244027 Microchip Technology, AC244027 Datasheet - Page 145

no-image

AC244027

Manufacturer Part Number
AC244027
Description
Processor Extension Pak (PIC16LF727-ICE) 200K Device Emulator - Debugger Accesso
Manufacturer
Microchip Technology
Series
-r
Datasheet

Specifications of AC244027

Accessory Type
Debug Interface Module
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
For Use With/related Products
PIC16F727
16.0
The
Asynchronous
module is a serial I/O communications peripheral. It
contains all the clock generators, shift registers and
data buffers necessary to perform an input or output
serial data transfer independent of device program
execution. The AUSART, also known as a Serial
Communications Interface (SCI), can be configured as
a full-duplex asynchronous system or half-duplex
synchronous system. Full-Duplex mode is useful for
communications with peripheral systems, such as CRT
terminals
Synchronous mode is intended for communications
with peripheral devices, such as A/D or D/A integrated
circuits, serial EEPROMs or other microcontrollers.
These devices typically do not have internal clocks for
baud rate generation and require the external clock
signal provided by a master synchronous device.
FIGURE 16-1:
© 2009 Microchip Technology Inc.
Baud Rate Generator
Addressable
ADDRESSABLE UNIVERSAL
SYNCHRONOUS
ASYNCHRONOUS RECEIVER
TRANSMITTER (AUSART)
and
SPBRG
Receiver
personal
+ 1
AUSART TRANSMIT BLOCK DIAGRAM
F
Multiplier
OSC
Universal
SYNC
BRGH
computers.
Transmitter
TXEN
÷ n
x4
1
x
n
x16 x64
0
1
Synchronous
Half-Duplex
(AUSART)
0
0
MSb
(8)
Transmit Shift Register (TSR)
PIC16F72X/PIC16LF72X
TX9D
TXREG Register
• • •
TX9
The AUSART module includes the following capabilities:
• Full-duplex asynchronous transmit and receive
• Two-character input buffer
• One-character output buffer
• Programmable 8-bit or 9-bit character length
• Address detection in 9-bit mode
• Input buffer overrun error detection
• Received character framing error detection
• Half-duplex synchronous master
• Half-duplex synchronous slave
• Sleep operation
Block diagrams of the AUSART transmitter and
receiver are shown in Figure 16-1 and Figure 16-2.
8
Data Bus
TRMT
LSb
0
TXIF
TXIE
Pin Buffer
and Control
SPEN
DS41341E-page 145
Interrupt
TX/CK

Related parts for AC244027