LFE2-12E-7FN256C Lattice, LFE2-12E-7FN256C Datasheet - Page 10
LFE2-12E-7FN256C
Manufacturer Part Number
LFE2-12E-7FN256C
Description
IC FPGA 12KLUTS 193I/O 256-BGA
Manufacturer
Lattice
Datasheet
1.LFE2-12E-5FN256C.pdf
(385 pages)
Specifications of LFE2-12E-7FN256C
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LFE2-12E-7FN256C
Manufacturer:
ATC
Quantity:
12 000
Company:
Part Number:
LFE2-12E-7FN256C
Manufacturer:
Lattice
Quantity:
20
Company:
Part Number:
LFE2-12E-7FN256C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Company:
Part Number:
LFE2-12E-7FN256C-6I
Manufacturer:
LATTICE
Quantity:
114
- Current page: 10 of 385
- Download datasheet (3Mb)
Lattice Semiconductor
Figure 2-5. General Purpose PLL (GPLL) Diagram
Standard PLL (SPLL)
Some of the larger devices have two to six Standard PLLs (SPLLs). SPLLs have the same features as GPLLs but
without delay adjustment capability. SPLLs also provide different parametric specifications. For more information,
please see the list of additional technical documentation at the end of this data sheet.
Table 2-4 provides a description of the signals in the GPLL and SPLL blocks.
Table 2-4. GPLL and SPLL Blocks Signal Descriptions
CLKI
CLKFB
RST
RSTK
CLKOS
CLKOP
CLKOK
LOCK
DDAMODE
DDAIZR
DDAILAG
DDAIDEL[2:0]
DPA MODES
DPHASE [3:0]
DDDUTY [3:0]
1. These signals are not available in SPLL.
from clock net(CLKOP) or from
(from routing or external pin)
from CLKOP (PLL internal),
a user clock (pin or logic)
Signal
1
1
1
1
CLKI
CLKFB
RST
RSTK
I/O
—
O
O
O
O
I
I
I
I
I
I
I
I
I
I
Input Clock
Feedback
(CLKFB)
Divider
Divider
(CLKI)
Clock input from external pin or routing
PLL feedback input from CLKOP (PLL internal), from clock net (CLKOP) or from a user clock
(PIN or logic)
“1” to reset PLL counters, VCO, charge pumps and M-dividers
“1” to reset K-divider
PLL output clock to clock tree (phase shifted/duty cycle changed)
PLL output clock to clock tree (no phase shift)
PLL output to clock tree through secondary clock divider
“1” indicates PLL LOCK to CLKI
Dynamic Delay Enable. “1”: Pin control (dynamic), “0”: Fuse Control (static)
Dynamic Delay Zero. “1”: delay = 0, “0”: delay = on
Dynamic Delay Lag/Lead. “1”: Lead, “0”: Lag
Dynamic Delay Input
DPA (Dynamic Phase Adjust/Duty Cycle Select) mode
DPA Phase Adjust inputs
DPA Duty Cycle Select inputs
Dynamic Delay Adjustment
Adjust
Delay
2-7
Controlled
Oscillator
Voltage
(Optional External Capacitor)
PLLCAP External Pin
Description
Post Scalar
(CLKOP)
LatticeECP2/M Family Data Sheet
Divider
Dynamic Adjustment
Phase/Duty
Secondary
(CLKOK)
Divider
Select
Architecture
CLKOK
CLKOP
CLKOS
LOCK
Related parts for LFE2-12E-7FN256C
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
FPGA - Field Programmable Gate Array 12K LUTs 297 I/O DSP 1.2V -7 Spd
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 12K LUTs 93 I/O DSP 1.2V -7 Spd
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 12K LUTs 193 I/O DSP 1.2V -7 Spd
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 12K LUTs 131 I/O DSP 1.2V -7 Spd
Manufacturer:
Lattice
Part Number:
Description:
FPGA - Field Programmable Gate Array 12K LUTs 193 I/O DSP 1.2V -5 Spd
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
FPGA - Field Programmable Gate Array 12K LUTs 93 I/O DSP 1.2V -5 Spd
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC, LATTICEECP2 FPGA, 420MHZ, FPBGA-256
Manufacturer:
LATTICE SEMICONDUCTOR
Datasheet:
Part Number:
Description:
IC, LATTICEECP2 FPGA, 420MHZ, QFP-208
Manufacturer:
LATTICE SEMICONDUCTOR
Datasheet:
Part Number:
Description:
IC, LATTICEECP2 FPGA, 420MHZ, TQFP-144
Manufacturer:
LATTICE SEMICONDUCTOR
Datasheet:
Part Number:
Description:
FPGA LatticeECP2 Family 12000 Cells 90nm (CMOS) Technology 1.2V 256-Pin FBGA
Manufacturer:
LATTICE SEMICONDUCTOR
Datasheet:
Part Number:
Description:
FPGA LatticeECP2 Family 12000 Cells 90nm (CMOS) Technology 1.2V 256-Pin FBGA
Manufacturer:
LATTICE SEMICONDUCTOR
Datasheet:
Part Number:
Description:
FPGA LatticeECP2 Family 12000 Cells 90nm (CMOS) Technology 1.2V 484-Pin FBGA
Manufacturer:
LATTICE SEMICONDUCTOR
Datasheet:
Part Number:
Description:
FPGA LatticeECP2 Family 12000 Cells 90nm (CMOS) Technology 1.2V 256-Pin FBGA
Manufacturer:
LATTICE SEMICONDUCTOR
Datasheet:
Part Number:
Description:
FPGA LatticeECP2 Family 12000 Cells 90nm (CMOS) Technology 1.2V 208-Pin PQFP
Manufacturer:
Lattice
Datasheet:
Part Number:
Description:
IC FPGA 12KLUTS 131I/O 208-BGA
Manufacturer:
Lattice
Datasheet: