MT4LC8M8C2TG-5 Micron Technology Inc, MT4LC8M8C2TG-5 Datasheet - Page 4

no-image

MT4LC8M8C2TG-5

Manufacturer Part Number
MT4LC8M8C2TG-5
Description
Manufacturer
Micron Technology Inc
Type
EDOr
Datasheet

Specifications of MT4LC8M8C2TG-5

Organization
8Mx8
Density
64Mb
Address Bus
15b
Access Time (max)
50ns
Maximum Clock Rate
Not RequiredMHz
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
155mA
Pin Count
32
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
MT4LC8M8C2TG-5
Quantity:
576
Part Number:
MT4LC8M8C2TG-5:D
Manufacturer:
MARVELL
Quantity:
3
Part Number:
MT4LC8M8C2TG-5F
Manufacturer:
MT
Quantity:
400
EDO PAGE MODE (continued)
other cycles, the outputs are disabled at
RAS# and CAS# are HIGH or at
tions LOW. The
edge of RAS# or CAS#, whichever occurs last. WE# can
also perform the function of disabling the output
drivers under certain conditions, as shown in Figure 2.
with a row address strobed in by the RAS# signal,
followed by a column address strobed in by CAS#,
just like for single location accesses. However, subse-
quent column locations within the row may then be
accessed at the page mode cycle time. This is accom-
plished by cycling CAS# while holding RAS# LOW and
entering new column addresses with each CAS# cycle.
Returning RAS# HIGH terminates the EDO-PAGE-MODE
operation.
DRAM REFRESH
fied levels, and the refresh requirements must be met in
order to retain stored data in the DRAM. The refresh
requirements are met by refreshing all 8,192 rows (P4)
or all 4,096 rows (C2) in the DRAM array at least once
every 64ms. The recommended procedure is to execute
4,096 CBR REFRESH cycles, either uniformly spaced or
grouped in bursts, every 64ms. The MT4LC8M8P4 in-
ternally refreshes two rows for every CBR cycle, whereas
the MT4LC8M8C2 refreshes one row for every CBR
cycle. So with either device, executing 4,096 CBR cycles
8 Meg x 8 EDO DRAM
D20_2.p65 – Rev. 5/00
ADDR
RAS#
CAS#
WE#
OE#
DQ
EDO-PAGE-MODE operations are always initiated
The supply voltage must be maintained at the speci-
V
V
IOH
IOL
V
V
V
V
V
V
V
V
V
V
IH
IL
IH
IL
IH
IL
IH
IL
IH
IL
ROW
t
OFF time is referenced from the rising
OPEN
COLUMN (A)
t
WHZ after WE# transi-
VALID DATA (A)
t
The DQs go to High-Z if WE# falls and, if
will remain High-Z until CAS# goes LOW with
WE# HIGH (i.e., until a READ cycle is initiated).
OFF time after
WE# CONTROL of DQs
t
WHZ
t WPZ
Figure 2
4
covers all rows. The CBR REFRESH cycle will invoke the
internal refresh counter for automatic RAS# address-
ing. Alternatively, RAS#-ONLY REFRESH capability is
inherently provided. However, with this method, some
compatibility issues may become apparent. For ex-
ample, both C2 and P4 versions require 4,096 CBR
REFRESH cycles, yet each requires a different number of
RAS#-ONLY REFRESH cycles (C2 = 4,096 and P4 =
8,192). JEDEC strongly recommends the use of CBR
REFRESH for this device.
“S” version. The self refresh feature is initiated by
performing a CBR REFRESH cycle and holding RAS#
LOW for the specified
an extended period of 128ms, or 31.25µs per row for a
4K refresh and 15.625µs per row for an 8K refresh, when
using a distributed CBR REFRESH. This refresh rate can
be applied during normal operation, as well as during
a standby or battery backup mode.
HIGH for a minimum time of
the completion of any internal refresh cycles that may
be in process at the time of the RAS# LOW-to-HIGH
transition. If the DRAM controller uses a distributed
CBR refresh sequence, a burst refresh is not required
upon exiting self refresh. However, if the DRAM
controller utilizes a RAS#-ONLY or burst CBR refresh
sequence, all 1,024 rows must be refreshed using a
minimum
operation.
COLUMN (B)
An optional self refresh mode is also available on the
The self refresh mode is terminated by driving RAS#
t
WPZ is met,
Micron Technology, Inc., reserves the right to change products or specifications without notice.
t
VALID DATA (B)
RC refresh rate prior to resuming normal
WE# may be used to disable the DQs to prepare
for input data in an EARLY WRITE cycle. The DQs
will remain High-Z until CAS# goes LOW with
WE# HIGH (i.e., until a READ cycle is initiated).
t WHZ
t
RASS. The “S” option allows for
COLUMN (C)
INPUT DATA (C)
t
RPS. This delay allows for
EDO DRAM
8 MEG x 8
©2000, Micron Technology, Inc.
OBSOLETE
DON’T CARE
UNDEFINED
COLUMN (D)

Related parts for MT4LC8M8C2TG-5