PXAS30KBA NXP Semiconductors, PXAS30KBA Datasheet - Page 38

no-image

PXAS30KBA

Manufacturer Part Number
PXAS30KBA
Description
Microcontrollers (MCU) XA 16BIT 1KR/ADC/I2C ROMLESS 277Q1
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PXAS30KBA

Data Bus Width
16 bit
Program Memory Type
ROM
Data Ram Size
1024 B
Interface Type
UART, I2C
Maximum Clock Frequency
30 MHz
Number Of Programmable I/os
50
Number Of Timers
4
Operating Supply Voltage
2.7 V to 5.5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Package / Case
SOT-188
Minimum Operating Temperature
0 C
On-chip Adc
8 bit, 8 Channel
Lead Free Status / Rohs Status
 Details
Other names
PXAS30KBA,512

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PXAS30KBA
Quantity:
227
Part Number:
PXAS30KBA
Manufacturer:
ST
0
Part Number:
PXAS30KBA
Manufacturer:
PHI
Quantity:
20 000
Part Number:
PXAS30KBA,512
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
PXAS30KBAЈ¬512
Manufacturer:
NXP
Quantity:
990
Philips Semiconductors
AC ELECTRICAL CHARACTERISTICS (5 V)
V
NOTES ON PAGE 41.
2000 Dec 01
External Clock
Address Cycle
Code Read Cycle
Data Read Cycle
Data Write Cycle
Wait Input
DD
SYMBOL
SYMBOL
XA 16-bit microcontroller
32 K/1 K OTP/ROM/ROMless, 8-channel 8-bit A/D, low voltage (2.7 V–5.5 V),
I
f
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
C
C
CHCX
CLCX
CLCH
CHCL
LHLL
AVLL
LLAX
PLPH
LLPL
AVIVA
AVIVB
PLIV
PHIX
PHIZ
IXUA
RLRH
LLRL
AVDVA
AVDVB
RLDV
RHDX
RHDZ
DXUA
WLWH
LLWL
QVWX
WHQX
AVWL
UAWH
WTH
WTL
2
C, 2 UARTs, 16 MB address range
= 4.5 V to 5.5 V; T
26, 28, 30
26, 28, 30
26, 28, 30
FIGURE
FIGURE
32
32
32
32
32
32
26
26
26
27
26
26
26
26
28
28
28
29
28
28
28
28
30
30
30
30
30
30
31
31
amb
= 0 to +70 C for commercial, T
Oscillator frequency
Clock period and CPU timing cycle
Clock high-time (Note 7)
Clock low time (Note 7)
Clock rise time (Note 7)
Clock fall time (Note 7)
ALE pulse width (programmable)
Address valid to ALE de-asserted (set-up)
Address hold after ALE de-asserted
PSEN pulse width
ALE de-asserted to PSEN asserted
Address valid to instruction valid, ALE cycle (access time)
Address valid to instruction valid, non-ALE cycle (access time)
PSEN asserted to instruction valid (enable time)
Instruction hold after PSEN de-asserted
Bus 3-State after PSEN de-asserted
Hold time of unlatched part of address after instruction latched
RD pulse width
ALE de-asserted to RD asserted
Address valid to data input valid, ALE cycle (access time)
Address valid to data input valid, non-ALE cycle (access time)
RD low to valid data in (enable time)
Data hold time after RD de–asserted
Bus 3-State after RD de-asserted (disable time)
Hold time of unlatched part of address after data latched
WR pulse width
ALE falling edge to WR asserted
Data valid before WR asserted (data set-up time)
Data hold time after WR de-asserted (Note 6)
Address valid to WR asserted (address set-up time) (Note 5)
Hold time of unlatched part of address after WR is de-asserted
WAIT stable after bus strobe (RD, WR, or PSEN) asserted
WAIT hold after bus strobe (RD, WR, or PSEN) asserted
PARAMETER
PARAMETER
amb
= –40 C to +85 C for industrial.
38
(V12 * t
(V13 * t
(V1 * t
(V2 * t
(V7 * t
(V8 * t
(V11 * t
(V9 * t
(V11 * t
(V10 * t
(V1 * t
(t
(t
(t
C
t
t
C
C
C
C
/2) – 10
MIN
1/f
/2) – 7
/2) – 7
* 0.5
* 0.4
0
0
0
0
0
C
C
C
C
C
C
C
C
C
) – 12
) – 10
) – 10
) – 10
C
) – 22
C
C
) – 6
) – 10
) – 22
) – 5
) – 7
) – 5
LIMITS
(V10 * t
(V3 * t
(V4 * t
(V2 * t
(V6 * t
(V5 * t
(V7 * t
t
t
MAX
C
C
30
Preliminary specification
5
5
C
C
C
C
C
C
– 8
– 8
C
) – 36
) – 29
) – 29
) – 36
) – 29
) – 29
) – 30
XA-S3
UNIT
UNIT
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for PXAS30KBA