CY62128DV30LL-55ZAXI Cypress Semiconductor Corporation., CY62128DV30LL-55ZAXI Datasheet
CY62128DV30LL-55ZAXI
Available stocks
Related parts for CY62128DV30LL-55ZAXI
CY62128DV30LL-55ZAXI Summary of contents
Page 1
Features • Very high speed: 55 and 70 ns • Wide voltage range: 2.2V to 3.6V • Pin compatible with CY62128V • Ultra-low active power — Typical active current: 0. MHz — Typical active current: ...
Page 2
... Min. Typ. CY62128DV30L 2.2 3.0 CY62128DV30LL Notes pins are not connected to the die. 3. DNU pins have to be left floating or tied to Vss to ensure proper application. 4. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V Document #: 38-05231 Rev. *H ...
Page 3
Maximum Ratings (Above which the useful life may be impaired. For user guide- lines, not tested.) Storage Temperature ................................. –65°C to +150°C Ambient Temperature with Power Applied............................................. –55°C to +125°C Supply Voltage to Ground Potential .......................................................... −0.3V to 3.9V DC ...
Page 4
AC Test Loads and Waveforms OUTPUT 50 pF INCLUDING JIG AND SCOPE Parameters Data Retention Characteristics Parameter Description V V for Data Retention Data Retention Current CCDR [4] ...
Page 5
Switching Characteristics (Over the Operating Range) Parameter Read Cycle t Read Cycle Time RC t Address to Data Valid AA t Data Hold from Address Change OHA t CE LOW or CE ACE LOW to Data Valid ...
Page 6
Switching Waveforms (continued) [11, 14, 15] Read Cycle No. 2 (OE Controlled) ADDRESS ACE OE t LZOE HIGH IMPEDANCE DATA OUT t LZCE SUPPLY CURRENT [12, 16, 17, 18] Write Cycle ...
Page 7
Switching Waveforms (continued) Write Cycle No Controlled ADDRESS DATA I/O Write Cycle No. 3 (WE Controlled, OE LOW) ADDRESS DON'T CARE DATA ...
Page 8
... Ordering Information Speed (ns) Ordering Code 55 CY62128DV30L-55SI CY62128DV30LL-55SI CY62128DV30LL-55SXI CY62128DV30L-55ZI CY62128DV30LL-55ZI CY62128DV30LL-55ZXI CY62128DV30L-55ZAI CY62128DV30LL-55ZAI CY62128DV30LL-55ZAXI CY62128DV30L-55ZRI CY62128DV30LL-55ZRI CY62128DV30LL-55ZRXI 70 CY62128DV30L-70SI CY62128DV30LL-70SI CY62128DV30LL-70SXI CY62128DV30L-70ZI CY62128DV30LL-70ZI CY62128DV30LL-70ZXI CY62128DV30L-70ZAI CY62128DV30LL-70ZAI CY62128DV30LL-70ZAXI CY62128DV30L-70ZRI CY62128DV30LL-70ZRI Document #: 38-05231 Rev. *H Package Diagram Package Type 51-85081 32-lead SOIC 51-85081 32-lead SOIC ...
Page 9
Package Diagrams 32 LD (450 Mil) SOIC 16 17 0.793[20.142] 0.817[20.751] 0.101[2.565] 0.111[2.819] 0.050[1.270] BSC. 0.014[0.355] 0.020[0.508] 32-Lead TSOP Type mm) (51-85056) Document #: 38-05231 Rev. *H 32-Lead (450-Mil) SOIC (51-85081) 1 0.546[13.868] 0.566[14.376] 0.440[11.176] DIMENSIONS ...
Page 10
... Package Diagrams (continued) MoBL is a registered trademark, and MoBL2 and More Battery Life are trademarks, of Cypress Semiconductor Corporation. All product and company names mentioned in this document are the trademarks of their respective holders. Document #: 38-05231 Rev. *H © Cypress Semiconductor Corporation, 2006. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product ...
Page 11
Document History Page Document Title: CY62128DV30 1-Mb (128K x 8) Static RAM Document Number: 38-05231 Orig. of REV. ECN NO. Issue Date Change ** 117691 08/27/02 *A 127314 5/27/03 *B 128342 07/23/03 *C 129002 08/29/03 *D 347394 See ECN *E ...