WM8978 Wolfson Microelectronics Ltd., WM8978 Datasheet - Page 57

no-image

WM8978

Manufacturer Part Number
WM8978
Description
The WM8978 is a low power, high quality stereo codec designed for portable applications such as Digital still camera or Digital Camcorde
Manufacturer
Wolfson Microelectronics Ltd.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
WM8978CGEFL/RV
Manufacturer:
WOLFSON
Quantity:
10 000
Part Number:
WM8978CGEFL/RV
Manufacturer:
WOLFSON
Quantity:
20 000
Part Number:
WM8978CGEFL/RV
0
Part Number:
WM8978G
Manufacturer:
SANYO
Quantity:
87 018
Part Number:
WM8978G
Manufacturer:
WM
Quantity:
20 000
Part Number:
WM8978G
Manufacturer:
WOLFSON
Quantity:
270
Part Number:
WM8978GEFL
Manufacturer:
WOLFSON
Quantity:
20 000
Part Number:
WM8978GEFL/RV
Manufacturer:
WOLFSON
Quantity:
9 870
Part Number:
WM8978GEFL/RV
Manufacturer:
WM
Quantity:
1 000
Preliminary Technical Data
w
Table 37 Speaker Boost Stage Control
Table 38 Output Boost Stage Details
Table 39 AUXR – ROUT2 BEEP Mixer Function
ZERO CROSS TIMEOUT
Table 40 Timeout Clock Enable Control
A zero-cross timeout function is also provided so that if zero cross is enabled on the input or output
PGAs the gain will automatically update after a timeout period if a zero cross has not occurred. This
is enabled by setting SLOWCLKEN. The timeout period is dependent on the clock input to the digital
and is equal to 2
R49
Output control
R1
Power
management
1
R43
Beep control
R7
Additional
Control
SPKBOOST
REGISTER
REGISTER
ADDRESS
ADDRESS
REGISTER
ADDRESS
0
1
21
2
8
5
4
3:1
0
* input clock period.
0
BIT
STAGE GAIN
BIT
BIT
1.5x (3.52dB)
OUTPUT
1x (0dB)
SPKBOOST
BUFDCOPEN
MUTERPGA2INV
INVROUT2
BEEPVOL
BEEPEN
SLOWCLKEN
LABEL
LABEL
LABEL
OUTPUT DC
1.5xAVDD/2
AVDD/2
LEVEL
0
DEFAULT
DEFAULT
DEFAULT
000
0
0
0
0
0
CONFIGURATION
OUTPUT STAGE
Non-inverting
Slow clock enable. Used for both the
jack insert detect debounce circuit and
the zero cross timeout.
0 = slow clock disabled
1 = slow clock enabled
Inverting
0 = speaker gain = -1;
1 = speaker gain = +1.5;
Dedicated buffer for DC level shifting
output stages when in 1.5x gain
boost configuration.
0=Buffer disabled
1=Buffer enabled (required for 1.5x
gain boost)
Mute input to INVROUT2 mixer
000 = -15dB
...
111 = +6dB
1 = enable AUXR beep input
Invert ROUT2 output
AUXR input to ROUT2 inverter gain
0 = mute AUXR beep input
DC = AVDD / 2
DC = 1.5 x AVDD / 2
PTD Rev 2.6 November 2005
DESCRIPTION
DESCRIPTION
DESCRIPTION
WM8978
57

Related parts for WM8978