lan9420 Standard Microsystems Corp., lan9420 Datasheet - Page 104

no-image

lan9420

Manufacturer Part Number
lan9420
Description
Lan9420/lan9420i Single-chip Ethernet Controller With Hp Auto-mdix Support And Pci Interface
Manufacturer
Standard Microsystems Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
lan9420-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
lan9420-NU
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
lan9420I-NU
Manufacturer:
Standard
Quantity:
368
Part Number:
lan9420I-NU
Manufacturer:
SMSC
Quantity:
7 468
Part Number:
lan9420I-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
Revision 1.1 (03-31-08)
4.3.1
31:14
BITS
13:8
6:2
7
1
0
RESERVED
Programmable Burst Length (PBL)
Indicates the maximum number of DWORDs to be transferred in one DMA
transaction. This will be the maximum value that is used in a single block
read/write. The DMAC will always attempt to burst transfer the length
specified in the PBL each time it starts a burst transfer.
PBL can be programmed with permissible values of 1, 2, 4, 8, 16 and 32.
Any other value will result in undefined behavior.
RESERVED
Descriptor Skip Length (DSL)
Specifies the number of DWORDs to skip between two unchained
descriptors.
Bus Arbitration (BAR)
When this bit is set the RX DMA operations are given priority while
guarantying TX at least one grant in between consecutive RX packets.
When cleared, the arbitration ratio is dictated by the BUS_CFG[26:25] field.
Software Reset (SRST)
When this bit is set, the DMAC and MAC are reset. This is a self-clearing
bit.
Note:
Bus Mode Register (BUS_MODE)
This register establishes the bus operating modes for the DMAC.
Offset:
It will take up to 120ns for the SRST to complete
DESCRIPTION
0000h
Single-Chip Ethernet Controller with HP Auto-MDIX Support and PCI Interface
DATASHEET
104
Size:
32 bits
R/W/SC
TYPE
SMSC LAN9420/LAN9420i
R/W
R/W
R/W
RO
RO
DEFAULT
001000b
00000b
Datasheet
0b
0b
-
-

Related parts for lan9420