lpc1810 NXP Semiconductors, lpc1810 Datasheet - Page 38

no-image

lpc1810

Manufacturer Part Number
lpc1810
Description
Lpc1850/30/20/10 32-bit Arm Cortex-m3 Mcu; Up To 200 Kb Sram; Ethernet, Two High-speed Usb, Lcd, And External Memory Controller
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
lpc1810FBD144
Manufacturer:
NXP
Quantity:
1 000
Part Number:
lpc1810FBD144
Manufacturer:
NXP
Quantity:
10 000
Part Number:
lpc1810FBD144,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
lpc1810FET100
Manufacturer:
LANTRONIX
Quantity:
17
NXP Semiconductors
LPC1850_30_20_10
Objective data sheet
7.12.1.1 Features
7.12.1 State Configurable Timer (SCT) subsystem
7.12.2 General Purpose DMA (GPDMA)
7.12 AHB peripherals
The SCT allows a wide variety of timing, counting, output modulation, and input capture
operations. The inputs and outputs of the SCT are shared with the capture and match
inputs/outputs of the 32-bit general purpose counter/timers.
The SCT can be configured as two 16-bit counters or a unified 32-bit counter. In the
two-counter case, in addition to the counter value the following operational elements are
independent for each half:
In the two-counter case, the following operational elements are global to the SCT, but the
last three can use match conditions from either counter:
The DMA controller allows peripheral-to memory, memory-to-peripheral,
peripheral-to-peripheral, and memory-to-memory transactions. Each DMA stream
provides unidirectional serial DMA transfers for a single source and destination. For
State variable
Limit, halt, stop, and start conditions
Values of Match/Capture registers, plus reload or capture control values
Clock selection
Inputs
Events
Outputs
Interrupts
Two 16-bit counters or one 32-bit counter.
Counter(s) clocked by bus clock or selected input.
Up counter(s) or up-down counter(s).
State variable allows sequencing across multiple counter cycles.
Event combines input or output condition and/or counter match in a specified state.
Events control outputs and interrupts.
Selected event(s) can limit, halt, start, or stop a counter.
Supports:
– up to 8 inputs (one input connected internally)
– up to 16 outputs
– 16 match/capture registers
– 16 events
– 32 states
All information provided in this document is subject to legal disclaimers.
Rev. 1.2 — 17 February 2011
32-bit ARM Cortex-M3 microcontroller
LPC1850/30/20/10
© NXP B.V. 2011. All rights reserved.
38 of 87

Related parts for lpc1810