r5s72060w200fpv Renesas Electronics Corporation., r5s72060w200fpv Datasheet - Page 202

no-image

r5s72060w200fpv

Manufacturer Part Number
r5s72060w200fpv
Description
32-bit Risc Microcomputer Superhtm Risc Engine Family / Sh7200 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S72060W200FPV
Manufacturer:
NEC
Quantity:
3 490
Part Number:
R5S72060W200FPV
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
R5S72060W200FPV
0
Section 6 User Break Controller (UBC)
6.5
1. The CPU can read from or write to the UBC registers via the I bus. Accordingly, during the
2. The UBC cannot monitor access to the C bus and I bus cycles in the same channel.
3. When a user break interrupt request and another exception source occur at the same
4. Note the following when a break occurs in a delay slot.
5. User breaks are disabled during UBC module standby mode. Do not read from or write to the
6. Do not set an address within an interrupt exception handling routine whose interrupt priority
7. Do not set break after instruction execution for the SLEEP instruction or for the delayed
8. When setting a break for a 32-bit instruction, set the address where the upper 16 bits are
9. Do not set a user break before instruction execution for the instruction following the DIVU or
10. Do not set a user break both before instruction execution and after instruction execution for
Rev. 2.00 Dec. 09, 2005 Page 178 of 1152
REJ09B0191-0200
period from executing an instruction to rewrite the UBC register till the new value is actually
rewritten, the desired break may not occur. In order to know the timing when the UBC register
is changed, read from the last written register. Instructions after then are valid for the newly
written register value.
instruction, which has higher priority is determined according to the priority levels defined in
table 4.1 in section 4, Exception Handling. If an exception source with higher priority occurs,
the user break interrupt request is not received.
If a pre-execution break is set at a delay slot instruction, the user break interrupt request is not
received immediately before execution of the branch destination.
UBC registers during UBC module standby mode; the values are not guaranteed.
level is at least 15 (including user break interrupts) as a break address.
branch instruction where the SLEEP instruction is placed at its delay slot.
placed. If the address of the lower 16 bits is set and a break before instruction execution is set
as a break condition, the break is handled as a break after instruction execution.
DIVS instruction. If a user break before instruction execution is set for the instruction
following the DIVU or DIVS instruction and an exception or interrupt occurs during execution
of the DIVU or DIVS instruction, a user break occurs before instruction execution even though
execution of the DIVU or DIVS instruction is halted.
instruction of the same address. If, for example, a user break before instruction execution on
channel 0 and a user break after instruction on channel 1 are set at the instruction of the same
address, the condition match flag for the channel 1 is set even though a user break on channel 0
occurs before instruction execution.
Usage Notes

Related parts for r5s72060w200fpv