AD9992_07 AD [Analog Devices], AD9992_07 Datasheet - Page 78
AD9992_07
Manufacturer Part Number
AD9992_07
Description
12-Bit CCD Signal Processor with Precision Timing Generator
Manufacturer
AD [Analog Devices]
Datasheet
1.AD9992_07.pdf
(92 pages)
- Current page: 78 of 92
- Download datasheet (2Mb)
AD9992
Table 33. Memory Configuration and MODE Registers
Address
0x28
0x2A
0x2B
0x2C
Table 34. Timing Core Registers
Address
0x30
0x31
0x32
0x33
0x34
0x35
Data Bits
[4:0]
[9:5]
[2:0]
[4:0]
[9:5]
[14:10]
[19:15]
[24:20]
[4:0]
[9:5]
Data Bits
[5:0]
[13:8]
[16]
[5:0]
[13:8]
[16]
[5:0]
[13:8]
[16]
[5:0]
[13:8]
[16]
[0]
[1]
[2]
[3]
[7:4]
[2:0]
Default
Value
0
20
1
0
20
1
0
20
1
0
10
1
0
0
0
4
Default Value
0
0
0
0
0
0
0
0
0
0
0
1
Update
Type
SCK
SCK
SCK
SCK
SCK
SCK
Update Type
SCK
SCK
SCK
SCK
Mnemonic
H1POSLOC
H1NEGLOC
H1POL
H2POSLOC
H2NEGLOC
H2POL
HLPOSLOC
HLNEGLOC
HLPOL
RGPOSLOC
RGNEGLOC
RGH2POL
H1HBLKRETIME
H2HBLKRETIME
HLHBLKRETIME
HL_HBLK_EN
HCLK_WIDTH
H1DRV
Rev. C | Page 78 of 92
Mnemonic
VPATNUM
SEQNUM
MODE
FIELD0
FIELD1
FIELD2
FIELD3
FIELD4
FIELD5
FIELD6
Description
H1 rising edge location.
H1 falling edge location.
H1 polarity control:
0: Inverse of Figure 19.
1: No inversion.
H2 rising edge location (H5 in HCLK Mode 3).
H2 falling edge location (H5 in HCLK Mode 3).
H2 polarity (H5 in HCLK Mode 3):
0: Inverse of Figure 19.
1: No inversion.
HL rising edge location.
HL falling edge location.
HL polarity control:
0: Inverse of Figure 19.
1: No inversion.
RG rising edge location.
RG falling edge location.
RG polarity control:
0: Inverse of Figure 19.
1: No inversion.
Retime H1, H2, HL HBLK to the internal clock:
0: No retime.
1: Retime.
Recommended setting is retime enabled (1). Setting to 1
adds one cycle delay to programmed HBLK positions.
Enable HBLK for HL output:
0: Disable.
1: Enable.
Enables wide H-clocks during HBLK interval. Set to 0 to
disable.
H1 drive strength:
0: Off.
1: 4.3 mA.
2: 8.6 mA.
3: 12.9 mA.
4: 4.3 mA.
5: 8.6 mA.
6: 12.9 mA.
7: 17.2 mA.
Description
Total number of V-pattern groups.
Total number of V-sequences.
Total number of fields in MODE.
Selected first field in MODE.
Selected second field in MODE.
Selected third field in MODE.
Selected fourth field in MODE.
Selected fifth field in MODE.
Selected sixth field in MODE.
Selected seventh field in MODE.
Related parts for AD9992_07
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
DPG2 EVAL ADAPTER FOR XILINX BOARDS
Manufacturer:
Analog Devices Inc
Part Number:
Description:
Xilinx FMC Interface
Manufacturer:
Analog Devices Inc
Datasheet:
Part Number:
Description:
Xilinx FMC Interface
Manufacturer:
Analog Devices Inc
Datasheet:
Part Number:
Description:
Xilinx FMC Interface
Manufacturer:
Analog Devices Inc
Datasheet:
Part Number:
Description:
Xilinx FMC Interface
Manufacturer:
Analog Devices Inc
Datasheet:
Part Number:
Description:
Xilinx FMC Interface
Manufacturer:
Analog Devices Inc
Datasheet:
Part Number:
Description:
Xilinx FMC Interface
Manufacturer:
Analog Devices Inc
Datasheet:
Part Number:
Description:
Xilinx FMC Interface
Manufacturer:
Analog Devices Inc
Datasheet:
Part Number:
Description:
RF Development Tools Sransceiver board for FMC evaluation kit
Manufacturer:
Analog Devices
Part Number:
Description:
Analog Devices: Data Converters: DAC 12-Bit, 10 ns to 100 ns Converters Selection Table
Manufacturer:
AD [Analog Devices]
Datasheet:
Part Number:
Description:
Analog Devices: Data Converters: DAC 8-Bit, 10 ns to 100 ns Converters Selection Table
Manufacturer:
AD [Analog Devices]
Datasheet:
Part Number:
Description:
Low-Power Analog Front End with DSP Microcomputer
Manufacturer:
AD [Analog Devices]
Datasheet:
Part Number:
Description:
2 Pair/1 Pair ETSI Compatible HDSL Analog Front End
Manufacturer:
AD [Analog Devices]
Datasheet: