MK60N256VLL100 FREESCALE [Freescale Semiconductor, Inc], MK60N256VLL100 Datasheet - Page 58

no-image

MK60N256VLL100

Manufacturer Part Number
MK60N256VLL100
Description
Up to 100 MHz ARM Cortex-M4 core with DSP instructions delivering 1.25 Dhrystone MIPS per MHz
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet
Peripheral operating requirements and behaviors
6.8.5 CAN switching specifications
See
6.8.6 DSPI switching specifications (low-speed mode)
The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with
master and slave operations. Many of the transfer attributes are programmable. The tables
below provides DSPI timing characteristics for classic SPI timing modes. Refer to the
DSPI chapter of the Reference Manual for information on the modified transfer formats
used for communicating with slower peripheral devices.
1. The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage
58
DSPI_PCSn
DSPI_SCK
(CPOL=0)
DSPI_SIN
DSPI_SOUT
range the maximum frequency of operation is reduced.
Num
DS1
DS2
DS3
DS4
DS5
DS6
DS7
DS8
General switching
Operating voltage
Frequency of operation
DSPI_SCK output cycle time
DSPI_SCK output high/low time
DSPI_PCSn to DSPI_SCK output valid
DSPI_SCK to DSPI_PCSn output hold
DSPI_SCK to DSPI_SOUT valid
DSPI_SCK to DSPI_SOUT invalid
DSPI_SIN to DSPI_SCK input setup
DSPI_SCK to DSPI_SIN input hold
Table 39. Master mode DSPI timing (low-speed mode)
Figure 24. DSPI classic SPI timing — master mode
K60 Sub-Family Data Sheet Data Sheet, Rev. 4, 3/2011.
specifications.
DS7
DS3
Description
First data
DS8
First data
DS5
DS2
Preliminary
Data
Data
DS6
(t
(t
(t
4 x t
SCK
SCK
SCK
DS1
Last data
1.71
Min.
15
-2
0
/2) - 4
/2) - 4
/2) - 4
BCLK
Last data
(t
DS4
SCK/2)
Max.
12.5
3.6
10
+ 4
Freescale Semiconductor, Inc.
MHz
Unit
ns
ns
ns
ns
ns
ns
ns
ns
V
Notes
1

Related parts for MK60N256VLL100