S-93A46A SII [Seiko Instruments Inc], S-93A46A Datasheet - Page 11

no-image

S-93A46A

Manufacturer Part Number
S-93A46A
Description
CMOS SERIAL E2PROM
Manufacturer
SII [Seiko Instruments Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S-93A46AD0A-J8T2GB
Manufacturer:
PANASONIC
Quantity:
1 168
Part Number:
S-93A46AD0A-J8T2GB
Manufacturer:
SEK
Quantity:
8 800
Part Number:
S-93A46AD0A-J8T2GB
Manufacturer:
SEK
Quantity:
20 000
Part Number:
S-93A46AD0A-J8T2GD
Manufacturer:
PANASONIC
Quantity:
1 227
Part Number:
S-93A46AD0A-J8T2GD
Manufacturer:
SEIKO
Quantity:
2 000
Part Number:
S-93A46AD0A-J8T2GD
Manufacturer:
SEIKO
Quantity:
20 000
Part Number:
S-93A46ADOA
Manufacturer:
SEIKO
Quantity:
20 000
Rev.2.1
4. Writing (WRITE, ERASE, WRAL, ERAL)
A write operation includes four write instructions: data write (WRITE), data erase (ERASE), chip write
(WRAL), and chip erase (ERAL).
A write instruction (WRITE, ERASE, WRAL, ERAL) starts a write operation to the memory cell when a
low level is input to CS after a specified number of clocks have been input. The SK and DI inputs are
invalid during the write period, so do not input an instruction.
Input an instruction while the output status of the DO pin is high or high impedance (Hi-Z).
A write operation is valid only in program enable mode (refer to “ 5. Write Enable (EWEN) and Write
Disable (EWDS) ”).
4.1 Verify Operation
A write operation executed by any instruction is completed within 8 ms (write time t
so if the completion of the write operation is recognized, the write cycle can be minimized.
sequential operation to confirm the status of a write operation is called a verify operation.
(1) Operation
(2) Operation Example
Caution 1. Input a low level to the DI pin during a verify operation.
_00
After the write operation has started (CS
confirming the output status of the DO pin by inputting a high level to CS again. This sequence is
called a verify operation, and the period that a high level is input to the CS pin after the write
operation has started is called the verify operation period.
The relationship between the output status of the DO pin and the write operation during the verify
operation period is as follows.
There are two methods to perform a verify operation: Waiting for a change in the output status of
the DO pin while keeping CS high, or suspending the verify operation (CS
performing it again to verify the output status of the DO pin. The latter method allows the CPU to
perform other processing during the wait period, allowing an efficient system to be designed.
DO pin
DO pin
2. If a high level is input to the DI pin at the rise of SK when the output status of the
DO pin is high, the S-93A66A latches the instruction assuming that a start bit has
been input. In this case, note that the DO pin immediately enters a high-impedance
(Hi-Z) state.
low: Writing in progress (busy)
high: Writing completed (ready)
Seiko Instruments Inc.
low), the status of the write operation can be verified by
CMOS SERIAL E
S-93A46A/56A/66A
low) once and then
PR
: typically 4 ms),
2
PROM
11
A

Related parts for S-93A46A