73K224L-28IH TDK [TDK Electronics], 73K224L-28IH Datasheet - Page 4

no-image

73K224L-28IH

Manufacturer Part Number
73K224L-28IH
Description
V.22bis/V.22/V.21/ Bell 212A/Bell 103 Single-Chip Modem
Manufacturer
TDK [TDK Electronics]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
73K224L-28IH
Manufacturer:
TE
Quantity:
1 001
Part Number:
73K224L-28IH
Manufacturer:
AD
Quantity:
12
Part Number:
73K224L-28IH
Quantity:
5 510
Part Number:
73K224L-28IH
Manufacturer:
TERIDIA
Quantity:
1 185
Part Number:
73K224L-28IH
Manufacturer:
TDK/东电化
Quantity:
20 000
73K224L
V.22bis/V.22/V.21/Bell 212A/Bell 103
Single-Chip Modem
PIN DESCRIPTION
POWER
NAME
GND
VDD
VREF
ISET
PARALLEL MICROPROCESSOR INTERFACE
ALE
AD0- AD7
CS
CLK
INT
RD
RESET
WR
NOTE:
The serial control mode is provided by tying ALE high and CS low. In this configuration AD7 becomes
DATA and AD0, AD1 and AD2 become the address only.
/Tristate
TYPE
I/O
O
O
O
I
I
I
I
I
I
I
I
DESCRIPTION
System Ground.
Power supply input, 5V -5% +10%. Bypass with 0.22 µF and 22 µF capacitors to
GND.
An internally generated reference voltage. Bypass with 0.22 µF capacitor to
GND.
Chip current reference. Sets bias current for op-amps. The chip current is set by
connecting this pin to VDD through a 2 M
GND with a 0.22 µF capacitor.
Address latch enable. The falling edge of ALE latches the address on AD0-AD2
and the chip select on CS.
Address/data bus. These bidirectional tri-state multiplexed lines carry infor-
mation to and from the internal registers.
Chip select. A low on this pin allows a read cycle or a write cycle to occur. AD0-
AD7 will not be driven and no registers will be written if CS (latched) is not active.
CS is latched on the falling edge of ALE.
Output clock. This pin is selectable under processor control to be either the
crystal frequency (for use as a processor clock) or 16 x the data rate for use as a
baud rate clock in QAM/DPSK modes only. The pin defaults to the crystal
frequency on reset.
Interrupt. This open drain /weak pull-up, output signal is used to inform the
processor that a detect flag has occurred. The processor must then read the
detect register to determine which detect triggered the interrupt. INT will stay
active until the processor reads the detect register or does a full reset.
Read. A low requests a read of the 73K224L internal registers. Data cannot be
output unless both RD and the latched CS are active or low.
Reset. An active high signal on this pin will put the chip into an inactive state. All
control register bits (CR0, CR1, CR2, CR3, Tone) will be reset. The output of the
CLK pin will be set to the crystal frequency. An internal pull down resistor permits
power on reset using a capacitor to VDD.
Write. A low on this informs the 73K224L that data is available on AD0-AD7 for
writing into an internal register. Data is latched on the rising edge of WR. No data
is written unless both WR and the latched CS are active (low).
4
resistor. Iset should be bypassed to

Related parts for 73K224L-28IH