AT91R40008-66AI Atmel, AT91R40008-66AI Datasheet - Page 10

no-image

AT91R40008-66AI

Manufacturer Part Number
AT91R40008-66AI
Description
IC ARM7 MCU 176 TQFP
Manufacturer
Atmel
Series
AT91SAMr
Datasheet

Specifications of AT91R40008-66AI

Core Processor
ARM7
Core Size
16/32-Bit
Speed
66MHz
Connectivity
EBI/EMI, UART/USART
Peripherals
POR, WDT
Number Of I /o
32
Program Memory Type
ROMless
Ram Size
256K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 1.95 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
100-TQFP, 100-VQFP
For Use With
AT91EB40A - KIT EVAL FOR ARM AT91R40008
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT91R40008-66AI
Manufacturer:
ATMEL
Quantity:
3 466
Part Number:
AT91R40008-66AI
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT91R40008-66AI
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
AT91R40008-66AI SL383
Manufacturer:
Atmel
Quantity:
10 000
7.6.3
7.6.4
7.6.5
10
AT91R40008
Remap Command
Abort Control
External Bus Interface
The BMS pin is multiplexed with the I/O line P24, which can be programmed after reset like
any standard PIO line.
Table 7-1.
The ARM vectors (Reset, Abort, Data Abort, Pre-fetch Abort, Undefined Instruction, Interrupt,
Fast Interrupt) are mapped from address 0x0 to address 0x20. In order to allow these vectors
to be redefined dynamically by the software, the AT91R40008 microcontroller uses a Remap
command that enables switching between the boot memory and the internal primary SRAM
bank addresses. The Remap command is accessible through the EBI User Interface by writing
one in RCB of EBI_RCR (Remap Control Register). Performing a Remap command is manda-
tory if access to the other external devices (connected to chip-selects 1 to 7) is required. The
Remap operation can only be changed back by an internal reset or an NRST assertion.
The abort signal providing a Data Abort or a Pre-fetch Abort exception to the ARM7TDMI is
asserted when accessing an undefined address in the EBI address space.
No abort is generated when reading the internal memory or by accessing the internal peripher-
als, whether or not the address is defined.
The External Bus Interface handles the accesses between addresses 0x0040 0000 and
0xFFC0 0000. It generates the signals that control access to the external devices, and can be
configured from eight 1M byte banks up to four 16M bytes banks. It supports byte-, half-word-
and word-aligned accesses.
For each of these banks, the user can program:
The user can program the EBI to control one 16-bit device (Byte Select Access mode) with a
16-bit wide data bus or two 8-bit devices in parallel that emulate a 16-bit memory (Byte Write
Access mode).
The External Bus Interface also features the Early Read Protocol, configurable for all the
devices, which significantly reduces access time requirements on an external device in the
case of single-clock cycle access.
• Number of wait states
• Number of data float times (wait time after the access is finished to prevent any bus
• Data bus width (8-bit or 16-bit)
contention in case the device is too long in releasing the bus)
BMS
1
0
Boot Mode Select
Boot Memory
External 8-bit memory on NCS0
External 16-bit memory on NCS0
1732FS–ATARM–12-Apr-06

Related parts for AT91R40008-66AI