TP3054WM National Semiconductor, TP3054WM Datasheet - Page 2

no-image

TP3054WM

Manufacturer Part Number
TP3054WM
Description
IC, PCM AUDIO CODEC, 8BIT, 8KHZ, WSOIC16
Manufacturer
National Semiconductor
Datasheet

Specifications of TP3054WM

Audio Codec Type
PCM
No. Of Adcs
1
No. Of Dacs
1
No. Of Input Channels
1
No. Of Output Channels
1
Adc / Dac Resolution
8bit
Sampling Rate
8kSPS
Ic Interface Type
Serial
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TP3054WM
Manufacturer:
NSC
Quantity:
5
Part Number:
TP3054WM
Manufacturer:
NS
Quantity:
1 000
Part Number:
TP3054WM
Manufacturer:
NSC
Quantity:
8 000
Part Number:
TP3054WM
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
TP3054WM-X
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
TP3054WM-X/NOPB
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
TP3054WM/NOPB
Manufacturer:
IDT
Quantity:
744
Part Number:
TP3054WMNOPB
Manufacturer:
National
Quantity:
2 082
Part Number:
TP3054WMX
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
TP3054WMX
0
Part Number:
TP3054WMX/NOPB
Manufacturer:
TI
Quantity:
14 195
Block Diagram
Pin Description
V
GNDA
VF
V
FS
D
BCLK
MCLK
BB
CC
R
R
R
O
Symbol
R
R
CLKSEL The bit clock which shifts data into D
PDN
Negative power supply pin
V
Analog ground All signals are referenced
to this pin
Analog output of the receive power ampli-
fier
Positive power supply pin
V
Receive frame sync pulse which enables
BCLK
an 8 kHz pulse train See Figures 2 and 3
for timing details
Receive data input PCM data is shifted
into D
ter the FS
64 kHz to 2 048 MHz Alternatively may
be a logic input which selects either
1 536 MHz 1 544 MHz or 2 048 MHz for
master clock in synchronous mode and
BCLK
ceive directions (see Table I)
Receive
1 536 MHz 1 544 MHz or 2 048 MHz
May be asynchronous with MCLK
BB
CC
e b
e a
R
X
R
to shift PCM data into D
is used for both transmit and re-
following the FS
5V
5V
R
master
leading edge May vary from
g
g
5%
5%
Function
clock
R
leading edge
Must
R
FS
X
R
R
but
af-
be
is
FIGURE 1
2
MCLK
FS
BCLK
D
TS
GS
VF
VF
Symbol
X
X
X
X
X
X
I
I
b
a
X
X
should be synchronous with MCLK
formance When MCLK
ously low MCLK
ing When MCLK
high the device is powered down
Transmit master clock Must be 1 536 MHz
1 544 MHz or 2 048 MHz May be asynchronous
with MCLK
synchronous operation
Transmit frame sync pulse input which enables
BCLK
an 8 kHz pulse train see Figures 2 and 3 for
timing details
The bit clock which shifts out the PCM data on
D
must be synchronous with MCLK
The TRI-STATE PCM data output which is en-
abled by FS
Open drain output which pulses low during the
encoder time slot
Analog output of the transmit input amplifier
Used to externally set gain
Inverting input of the transmit input amplifier
Non-inverting input of the transmit input amplifi-
er
X
May vary from 64 kHz to 2 048 MHz but
X
to shift out the PCM data on D
R
X
Best performance is realized from
X
R
is selected for all internal tim-
Function
is connected continuously
R
is connected continu-
X
X
for best per-
TL H 5510 – 2
X
FS
X
is

Related parts for TP3054WM