AME9003AETH AME, AME9003AETH Datasheet - Page 23

no-image

AME9003AETH

Manufacturer Part Number
AME9003AETH
Description
CCFL Inverters & Accessories Backlight Controller
Manufacturer
AME
Datasheet

Specifications of AME9003AETH

Function
Backlight Controller
Input Voltage
3.5 V
Output Voltage
5.35 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AME9003AETH
Manufacturer:
AIT
Quantity:
5
Part Number:
AME9003AETH
Manufacturer:
AME
Quantity:
20 000
AME9003
then the OVP pin must, indirectly, sense the high volt-
age at the input of the CCFL. The actual CCFL voltage
must be reduced by using either a resistor or capacitor
divider such that in normal operation the voltage at OVPL
is lower than 2.5V and the voltage at OVPH is lower than
3.3V.
The third fault condition check can be used to monitor
the CCFL current.
voltage at the CSDET pin is higher than 1.25V. If CSDET
does not cross its 1.25V threshold once during 8 suc-
cessive clock cycles then this fault will be triggered.
(Remember that the clock frequency is twice as fast as
the driving frequency of the CCFL). This protection is
disabled while the SSC ramp is below 3V, such as at the
beginning of every dimming cycle. This fault check is
disabled during the start up mode, as are all the fault
checks. This fault condition is used to check that a rea-
sonable minimum amount of current is flowing in the tube.
tion circuitry used in the AME9003. Most of the signals
have been previously defined however some need a little
explanation. The VDDOK signal is a power OK signal
that goes high when the 5V supply (VDD) is valid. The
CHOP signal stops the operation of the switching cir-
cuitry once every dimming cycle for burst mode bright-
ness control. The output signal, FIRST, is high during
the start up mode then is low during subsequent cycles.
It causes the SSC pin to initially source 1000 times less
current than on subsequent dimming cycles in order to
provide the 1 second initial start up period. The NORM
signal is an enable signal to the switching circuitry. When
it is high the circuit works normally. When it is low the
switching circuitry stops.
SSC, SSC1ST and SSV pins
the SSC pin
which the 2nd and 3rd fault conditions (previously de-
scribed) are disabled. This period of time is called the
blanking interval. During the initial start up period after a
power on reset or just after a low to high transition on the
CE pin the SSC pin sources 1.5uA into external capaci-
tors, C3 and C31. At this time the SSC1ST pin is con-
nected to VSS through an internal switch so the charg-
ing current out of SSC must charge the parallel combina-
tion of C3 and C31. For subsequent dimming cycles,
after the initial startup period, the SSC pin sources 140uA
and the SSC1ST pin is open circuited which means that
In order to enable the first two fault condition checks
Figure 17 is a simplified schematic of the fault protec-
Besides defining the initial 1 second start up period
’ s
AME, Inc.
primary role is to define a time period in
Specifically, it checks whether the
the 140uA charging current is only being used to charge
C3, not C31 resulting in a faster ramp at the SSC pin..
defined as the time during which V(SSC) < 3V. Once the
voltage at SSC crosses 3V the blanking interval is fin-
ished and all three fault condition checks are enabled.
(The OVPH > 3.3V fault check is always enabled after
the initial start up period.) At the beginning of the next
dimming cycle the SSC pin is pulled to VSS then al-
lowed to ramp upwards again.
ground with a 10uA current source before the beginning
of every dimming cycle. As the dimming cycle starts
the SSV pin sources 10uA into external capacitor, C14.
This creates a 0 to 5 volt ramp at the SSV pin. This
ramp is used to limit the duty cycle of the PWM gate
drive signal available at the OUTA pin. The SSV pin ac-
complishes duty cycle limiting by clamping the COMP
voltage to no higher than the SSV voltage. Because the
magnitude of the COMP voltage is proportional to the
duty cycle of the PWM signal at OUTA the duty cycle
starts each dimming cycle at zero and slowly increases
to its steady state value as the voltage at SSV increases.
At the end of the dimming cycle the SSV pin sinks 10uA
out of cap C14 which causes the SSV pin to ramp to-
wards zero, which in turn causes COMP to ramp to zero,
which limits the duty cycle and ultimately turns off the
lamp for that dimming cycle. (Figure 9 shows this op-
eration.)
zero volts and ramps up to 5V just as in steady state
operation. However, during the start up mode, if OVPH >
3.3V then SSV is pulled to VSS and only allowed to ramp
up when OVPH < 3.3V. This action sets the duty cycle
back to 0 volts then allows the duty cycle to increase as
the SSV voltage increases.
” soft-start” operation. Soft start operation lessens over-
shoot on start up because the power increases gradually
rather than immediately. Besides ramping up slowly, the
SSV pin also ramps down slowly too. This allows for a
” soft-finish” as well as a ” soft_start” . A ” soft-finish” is
very useful for minimizing audible vibrations that may occur
when using duty cycle dimming.
SSV pin remains approximately 10uA during ALL dim-
ming cycles.
During steady state operation the blanking interval is
During steady state operation the SSV pin is pulled to
During the initial start up mode the SSV pin starts at
This type of duty cycle limiting is commonly called
Unlike the SSC pin the current sourced or sunk by the
CCFL Backlight Controller
23

Related parts for AME9003AETH