CS4245-DQZ Cirrus Logic Inc, CS4245-DQZ Datasheet - Page 37

IC,Soundcard Circuits,QFP,48PIN,PLASTIC

CS4245-DQZ

Manufacturer Part Number
CS4245-DQZ
Description
IC,Soundcard Circuits,QFP,48PIN,PLASTIC
Manufacturer
Cirrus Logic Inc
Type
Stereo Audior
Datasheet

Specifications of CS4245-DQZ

Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
2 / 2
Sigma Delta
Yes
Dynamic Range, Adcs / Dacs (db) Typ
104 / 104
Voltage - Supply, Analog
3.13 V ~ 5.25 V
Voltage - Supply, Digital
3.13 V ~ 5.25 V
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
48-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1501 - BOARD EVAL FOR CS4245 CODEC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
598-1616

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4245-DQZ
Manufacturer:
CIRRUS
Quantity:
247
Part Number:
CS4245-DQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS4245-DQZR
Manufacturer:
CIRRUS
Quantity:
2 000
Part Number:
CS4245-DQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
DS656F2
4.12.2 I²C Mode
CS
C C L K
SDA
C D IN
SCL
C D O U T
START
dress and set the read/write bit (R/W) high. The next falling edge of CCLK will clock out the MSB of the
addressed register (CDOUT will leave the high-impedance state).
For both read and write cycles, the memory address pointer will automatically increment following each
data byte in order to facilitate block reads and writes of successive registers.
In I²C Mode, SDA is a bidirectional data line. Data is clocked into and out of the part by the clock, SCL.
There is no CS pin. Pins AD0 and AD1 form the two least-significant bits of the chip address and should
be connected through a resistor to VLC or DGND as desired. The state of the pins is sensed while the
CS4245 is being reset.
The signal timings for a read and write cycle are shown in
defined as a falling transition of SDA while the clock is high. A Stop condition is a rising transition while
the clock is high. All other transitions of SDA occur while the clock is low. The first byte sent to the CS4245
after a Start condition consists of a 7-bit chip address field and a R/W bit (high for a read, low for a write).
The upper 5 bits of the 7-bit address field are fixed at 10011. To communicate with a CS4245, the chip
address field, which is the first byte sent to the CS4245, should match 10011 followed by the settings of
the AD1 and AD0. The eighth bit of the address is the R/W bit. If the operation is a write, the next byte is
the Memory Address Pointer (MAP) which selects the register to be read or written. If the operation is a
read, the contents of the register pointed to by the MAP will be output. Following each data byte, the mem-
ory address pointer will automatically increment to facilitate block reads and writes of successive regis-
ters. Each byte is separated by an acknowledge bit. The ACK bit is output from the CS4245 after each
input byte is read, and is input to the CS4245 from the microcontroller after each transmitted byte.
ADDRESS
MAP = Memory Address Pointer, 8 bits, MSB first
0
1
1001111
CHIP ADDRESS (WRITE)
C H IP
1
0
2
0
1
3
High Impedance
1 AD1 AD0 0
4
R/W
5
6
7
M A P
Figure 17. Control Port Timing in SPI Mode
ACK
8
Figure 18. Control Port Timing, I²C Write
9
6
MSB
b y te 1
10 11
6
MAP BYTE
5
DATA
12
4
13 14 15
3
b y te n
2
LSB
1
16 17 18
0
ACK
A D D R E S S
7
C H IP
1001111
19
6
DATA
Figure 18
24 25
1
0
R/W
ACK
26
and
27 28
MSB
7
DATA +1
6
Figure
1
LSB MSB
0
19. A Start condition is
7
DATA +n
6
1
0
CS4245
LSB
ACK
STOP
37

Related parts for CS4245-DQZ